Sélection de la langue

Search

Sommaire du brevet 2099146 

Énoncé de désistement de responsabilité concernant l'information provenant de tiers

Une partie des informations de ce site Web a été fournie par des sources externes. Le gouvernement du Canada n'assume aucune responsabilité concernant la précision, l'actualité ou la fiabilité des informations fournies par les sources externes. Les utilisateurs qui désirent employer cette information devraient consulter directement la source des informations. Le contenu fourni par les sources externes n'est pas assujetti aux exigences sur les langues officielles, la protection des renseignements personnels et l'accessibilité.

Disponibilité de l'Abrégé et des Revendications

L'apparition de différences dans le texte et l'image des Revendications et de l'Abrégé dépend du moment auquel le document est publié. Les textes des Revendications et de l'Abrégé sont affichés :

  • lorsque la demande peut être examinée par le public;
  • lorsque le brevet est émis (délivrance).
(12) Brevet: (11) CA 2099146
(54) Titre français: METHODE ET DISPOSITIF DE TRANSFORMATION DE SIGNAUX DU DOMAINE FREQUENTIEL AU DOMAINE TEMPOREL
(54) Titre anglais: METHOD AND ARRANGEMENT FOR TRANSFORMATION OF SIGNALS FROM A FREQUENCY TO A TIME DOMAIN
Statut: Périmé et au-delà du délai pour l’annulation
Données bibliographiques
(51) Classification internationale des brevets (CIB):
  • G6F 17/14 (2006.01)
(72) Inventeurs :
  • JONES, MARK ANTHONY (Royaume-Uni)
  • DEWAR, KEVIN DOUGLAS (Royaume-Uni)
  • SOTHERAN, MARTIN WILLIAM (Royaume-Uni)
(73) Titulaires :
  • COASES INVESTMENTS BROS. L.L.C.
(71) Demandeurs :
  • COASES INVESTMENTS BROS. L.L.C. (Etats-Unis d'Amérique)
(74) Agent: SMART & BIGGAR LP
(74) Co-agent:
(45) Délivré: 1998-12-08
(22) Date de dépôt: 1993-06-25
(41) Mise à la disponibilité du public: 1993-12-27
Requête d'examen: 1993-06-25
Licence disponible: S.O.
Cédé au domaine public: S.O.
(25) Langue des documents déposés: Anglais

Traité de coopération en matière de brevets (PCT): Non

(30) Données de priorité de la demande:
Numéro de la demande Pays / territoire Date
92305927.3 (Office Européen des Brevets (OEB)) 1992-06-26

Abrégés

Abrégé français

Une méthode de transformation en cosinus discrets inverse (IDCT) décime une IDCT 2-D en deux opérations IDCT 1-D puis opère séparément sur les mots pairs et impairs d'entrée de pixels. Lors d'une étape de traitement commun, des valeurs d'entrée choisies sont transmises directement à des additionneurs et soustracteurs de sortie, tandis que d'autres sont multipliées par des valeurs cosinusoïdales échelonnées constantes. Avant le traitement commun, le mot d'entrée impair du poids le plus faible est pré-multiplié par ~2, et les mots d'entrée impairs sont mis en sommation par paire avant de faire l'objet du traitement commun. Après le traitement commun, des valeurs intermédiaires correspondant aux mots d'entrée impairs traités sont multipliés par des coefficients prédéterminés pour former des valeurs résultantes impaires. Après calcul des valeurs résultantes paires et impaires, les sorties de poids fort et de poids faible sont formées respectivement par simple soustraction/addition des valeurs résultantes impaires par rapport aux valeurs résultantes paires. Les valeurs d'entrée sont de préférence échelonnées vers le haut par un facteur de ~2. Le niveau 1 ou le niveau 0 peut optionnellement être imposé aux bits sélectionnés de certains mots de données résultants intermédiaires. Le système IDCT comprend un circuit de pré-traitement commun (PREC), un circuit de traitement commun (CBLK) et un circuit de post-traitement commun (POSTC), qui exécutent les opérations nécessaires suivant les étapes prévues. Le système comprend également un contrôleur (CNTL) afin de générer des signaux pour commander le chargement de bascules à verrouillage du système et, de préférence, pour multiplexer dans le temps l'application des mots d'entrée pairs et impairs aux bascules à verrouillage du circuit de pré-traitement commun.


Abrégé anglais


An IDCT method decimates a 2-D IDCT into two 1-D IDCT
operations and then operates separately on the even and
odd pixel input words. In a common processing step,
selected input values are passed directly to output adders
and subtractors, while others are multiplied by constant,
scaled cosine values. In a pre-common processing step, the
lowest-order odd input word is pre-multiplied by ~2, and
the odd input words are summed pairwise before processing
in a common processing step. In a post-common processing
step, intermediate values corresponding to the processed
odd input words are multiplied by predetermined
coefficients to form odd resultant values. After
calculation of the even and odd resultant values, the
high-order and low-order outputs are formed by simple
subtraction/addition, respectively, of the odd resultant
values from/with the even resultant values. The input
values are preferably scaled upward by a factor of ~2.
Selected bits of some intermediate resulting data words
are optionally adjusted by forcing these bits to either
"1" or "0".
The IDCT system includes a pre-common processing
circuit (PREC), a common processing circuit (CBLK), and a
post-common processing circuit (POSTC), which perform the
necessary operations in the respective steps. The system
also includes a controller (CNTL) to generate signals to
control the loading of system latches and, preferably, to
time-multiplex the application of the even and odd input
words to latches in the pre-common circuit.

Revendications

Note : Les revendications sont présentées dans la langue officielle dans laquelle elles ont été soumises.


THE EMBODIMENTS OF THE INVENTION IN WHICH AN EXCLUSIVE
PROPERTY OR PRIVILEGE IS CLAIMED ARE DEFINED AS FOLLOWS:
1. A method for transforming digital signals from a
frequency to a time representation, including grouping the
digital signals into groups of N data input words;
characterized by the following steps a) in a pre-common
processing means (PREC) performing predetermined pairing
operations on odd-numbered ones of the input words and
transmitting even-numbered ones of the input words to the
pre-common outputs; b) passing both odd- and even-numbered input
data words in separate passes through a common processing
means (CBLK) to form odd and even common processing means
output values, respectively; and c) in a post-common
processing means (POSTC), performing predetermined output
scaling operations on the odd common means output values to
form post-processed odd values and arithmetically combining
the post-processed odd values with the even common means
outputs to generate high- and low-order output words; the
method being such that the output words contain inverse
discrete cosine transformation values corresponding to the
input data words.
2. A method according to claim 1, and comprising: a)
segregating the input data words in each group into odd- and
even-numbered input data words and applying the odd and even
input data words to a pre-common processing circuit (PREC); b)
directly multiplying selected even-numbered data input words
- 51 -

by at least one common coefficient; c) in the pre-common
processing circuit (PREC), pre-multiplying a lowest order odd
data input word by a scaling factor; d) pairwise addition of
selected odd-numbered input data words to form paired input
data words; e) multiplying selected paired input data words
by the common coefficient(s); f) pairwise grouping of
intermediate common data words to form even and odd common
output data words; g) in a post-common processing circuit
(POSTC), post-multiplying by a respective output scaling
coefficient each intermediate common data word corresponding
to odd-numbered input data words; h) processing odd and
even-numbered input data words separately; and i) pairwise
addition and subtraction of even and odd output data words to
form low- and high-order output data words.
3. A method according to claim 1 and comprising scaling
all data input words by multiplying them by the square root of
two.
4. In combination for operating on indications
representing a discrete cosine transform to obtain indications
representing an inverse discrete cosine transform, first means
for providing the indications of the discrete cosine transform
in a sequence of input words in a block, the input words
constituting even words and odd words, second means for
providing common circuitry for processing the odd words in the
sequence, and for processing the even words in the sequence,
to obtain indications in accordance with such processing,
- 52 -

third means for providing circuitry prior to the common
circuitry, such prior circuitry being responsive to the
indications representing the discrete cosine transform to
provide a different processing of the odd words than the even
words and to obtain indications from such prior circuitry for
introduction to the common circuitry, and fourth means for
providing post circuitry after the common circuitry, such post
circuitry being responsive to the indications from such common
circuitry for providing arithmetic operations on particular
combinations of such indications from the even and odd output
words to provide indications related to the inverse discrete
transforms.
5. In a combination as set forth in claim 4, the second
means providing geometric and arithmetic operations on the
indications from the third means in patterns common to the odd
words and the even words in the sequence.
6. In a combination as set forth in claim 4, the second
means providing multiplication by constant values in the
geometric operations.
7. In a combination as recited in claim 4, the third
means providing circuitry not common to the odd words and the
even words, and the fourth means providing circuitry not
common to the odd words and the even words.
8. In a combination as set forth in claim 4 the third
- 53 -

means including fifth means for directly introducing the
indications of the even words in the discrete cosine transform
to the second means and including sixth means for performing
geometric and arithmetic operations on the indications of the
odd words in the discrete cosine transform to obtain the
indications for introduction to the second means.
g. In combination for operating on indications
representing a discrete cosine transform to obtain indications
representing an inverse discrete cosine transform, first means
for providing the indications of the discrete cosine transform
for a sequence of input words in a block, the input words
constituting even words and odd words, second means for
processing the indications in the even words differently from
the indications in the odd words to obtain first indications
from the second means, third means responsive to the first
indications from the second means for providing the same
processing for the output indications from the even words in
the second means and the output indications for the odd words
from the second means to provide second indications, and
fourth means responsive to the second indications from the
third means for performing arithmetic and geometric operations
on such second indications for related pairs of odd and even
words to obtain output indications output related to the
inverted discrete cosine transform.
10. In a combination as set forth in claim 9, the
arithmetic operations for the pair of words in the fourth
- 54 -

means providing a sum of the indications in each related pair
of words to provide first output indication for one of the
words in such pair and providing a difference of the
indications in the words in such related pair to provide a
second output indication for the other word in such pair.
11. In a combination as set forth in claim 9, the third
means providing geometric operations involving multiplication
by particular constants and providing arithmetic operations
involving the sums of the indications in pairs of words and
the differences between the indications in pairs of words.
12. In a combination as set forth in claim 9, the second
means providing arithmetic operations involving the sums of
indications in pairs of words and providing a geometric
operation involving a multiplication of the indications in
another word by a constant.
13. In a combination as set forth in claim 9, the third
means providing geometric operations involving a
multiplication by particular trigonometric constants in
particular ones of the odd and even words and providing
arithmetic operations involving the sums of the indications in
pairs of the odd words and corresponding pairs of the even
words and the differences between the indications in the pairs
of the odd words and in the corresponding pairs of the even
words, the second means providing arithmetic operations
involving the sums of indications in pairs of the odd words
- 55 -

and providing a geometrical operation involving a
multiplication of the indications in another one of the odd
words by a constant, and the arithmetic operations for the
pairs of the words in the fourth means providing a sum of the
indications in each related pair of words to provide a first
output indication for one of the words in such pair and
providing a difference of the indications in the words in such
related pair to provide a second output indication for the
other word in such pair.
14. In a combination as set forth in claim 9, one of the
words in each pair in the fourth means constituting an odd
word and the other one of the words in such pair constituting
an even word.
15. In combination for operating on indications
representing a discrete cosine transform to obtain indications
representing an inverse discrete cosine transform, first means
for providing the indications of the discrete cosine transform
in a sequence of input words in a block, the words
constituting even words and odd words, second means for
processing the indications of the discrete cosine transform in
the even words and in the odd words to obtain first
indications, the second means including first latching means
for holding the first indications from the second means, means
for providing clock signals for controlling the passage of the
first indications from the second means into and out of the
first latching means for the second means, third means for
- 56 -

providing the same processing for the first indications from
the even words in the second means and the first indications
from the odd words in the second means to produce second
indications from the third means, the third means being
operative independently of any latching means, and fourth
means for processing the second indications and for producing
third indications related to the inverse discrete cosine
transform, the fourth means including second latching means
responsive to the clock signals for controlling the times of
operation of the fourth means in accordance with the
occurrence of the clock signals.
16. In a combination as set forth in claim 15, the
second means processing the indications of the even words in
the discrete cosine transform differently from the processing
of the indications of the odd words in the discrete cosine
transform.
17. In a combination as set forth in claim 16, the
second means passing to the third means the indications of the
discrete cosine transform in the even words as the first
indications for such even words and providing arithmetic
calculations of the indications of the discrete cosine
transform in pairs of even words to provide the first
indications for such even words.
18. In a combination as set forth in claim 17, the
second means also providing a geometric calculation on the
- 57 -

indications of the discrete cosine transform in an individual
one of the odd words and then providing the arithmetic
calculations on the indications of the discrete cosine
transform in pairs of the odd words, the third means providing
geometric calculations of the first output indications with
particular constants for particular ones of the odd words and
corresponding ones of the even words and then providing
arithmetic calculations on the first output indications for
particular pairs of the odd words and corresponding pairs of
the even words.
19. In a combination as set forth in claim 18 the
particular constants constituting trigonometric values and
also the square root of two (Square Root 2).
20. In a combination as set forth in claim 15 the third
means processing the first indications for the odd words
differently from the first indications for the even words.
21. In a combination as set forth in claim 20, the
fourth means providing sums of the second indications in
particular pairs of words, one constituting an even word and
the other constituting an odd word, and providing subtractions
between the indications in the particular pairs of words.
22. In a combination as set forth in claim 15, the third
means providing geometric calculations on the first
indications for particular ones of the odd words and for
- 58 -

corresponding ones of the even words and providing arithmetic
calculations on the first indications for particular pairs of
the odd words and for corresponding pairs of the even words.
23. In combination for operating on binary indications
representing a discrete cosine transform to obtain binary
indications representing an inverse discrete cosine transform
where the binary indications representing the discrete cosine
transform include a binary factor representing a constant
value constituting the square root of two (Square Root 2),
first means for providing the binary indications of the
discrete cosine transform in a sequence of input words in a
block, the input words constituting even words and odd words,
second means for processing the binary indications of the
discrete cosine transform to obtain binary output indications
related to the inverse discrete cosine transform and including
the binary factor constituting the square root of two (Square
Root 2), and means for shifting the binary output indications
by one binary position to obtain a division of the binary
output indications by a factor of two (2) and to obtain binary
indications related to the inverse discrete cosine transform.
24. In a combination as set forth in claim 23, the
second means including means for processing the indications in
a group of words constituting either the odd words or the even
words and for processing the indications in a group of words
constituting the other of the odd words and the even words.
- 59 -

25. In a combination as set forth in claim 23 the second
means including precommon processing means for individually
processing the binary indications representing, in the even
and odd words, the discrete cosine transform to obtain first
binary indications, the precommon processing means including
means for multiplying the binary indications of the discrete
cosine transform in one of the words by the binary factor
constituting the square root of (Square Root 2), the second
means, also including common processing means for initially
processing in a particular relationship the first binary
indications in a group constituting either the odd words or
the even words and for then processing in the particular
relationship the first binary indications in a group
constituting the other of the even words and the odd words,
the common processing means including means for multiplying
the first binary indications in particular ones of the odd
words and corresponding ones of the even words by the binary
factor constituting the square root of two.
26. In a combination as set forth in claim 25, the
common processing means in the second means also including
means for multiplying the first binary indications in
particular ones of the odd words and corresponding ones of the
even words by binary factors constituting constant
trigonometric values.
27. In a combination as set forth in claim 25, the
indications in the different word from the common processing
- 60 -

means having individual binary significances, the second means
including postcommon processing means for processing
binary indications from the common processing means, the
postcommon processing means including means for processing the
indications from the words of higher binary significance from
the common processing means differently from the words of
lower binary significance from the common processing means.
- 61 -

Description

Note : Les descriptions sont présentées dans la langue officielle dans laquelle elles ont été soumises.


Method and Arranqement for Transformation of Siqnals
from a frequency to a time domain
This invention relates to a method for the
transformation of signals from a frequency to a time
10 representation, as well as a digital circuit arrangement
for implementlng the transformation.
It is a common goal in the area of telecommunications
15 to increase both information content and transmission
speed. Each communications medium, however, imposes a
limitation on transmission speed, as does the hardware at
the transmitting and receiving end that must process the
transmitted signals. A telegraph wire is, for example,
20 typically a much faster medium for transmitting
information than the mail is, even though it might be
faster to type and read a mailed document than to tap it
out on a telegraph key.
The method of encoding transmitted information also
. 25 limits the speed at which information can be conveyed. A
long-winded telegraph message will, for example, take
longer to convey than a succinct message with the same
information content. The greatest transmission and
reception speed can therefore be obtained by compressing
30 the data to be transmitted as much as possible, and then,
.using a high-speed transmission medium, to process the
data at both ends as fast as possible, which often means
the reduction or elimination of "bottlenecks" in the
system.
One application in which it is essential to provide
high-speed transmission of large amounts of data is in the
field of digital television. Whereas conventional
television systems use analog radio and electrical signals
to control the luminance and color of picture elements

("pixels") in lines displayed on a televlsion screen, a
digital television transmisslon system generates a digital
representation of an image by converting analog signals
into binary "numbers" corresponding to luminance and color
5 values for the pixels. Modern digital encoding schemes
and hardware structures typlcally enable much higher
information transmission rates than do conventional analog
transmission systems. As such, dlgital televisions are
able to achieve much higher resolutlon and much more
10 life-like images than their conventional analog
counterparts. It is anticipated that digital television
systems, including so-called High-Definition TV (HDTV)
systems, will replace conventional analog television
technology within the next decade in much of the
15 industrialized world. The conversion from analog to
digital imaging, for both transmission and storage, will
thus be similar to the change-over from analog audio
records to the now ubiquitous compact discs (CD's).
In order to increase the general usefulness of
20 digital image technology, standardized schemes for
encoding and decoding digital images have been adopted.
One such standardized scheme is known as the JPEG standard
and is used for still pictures. For moving pictures,
there are at present two standards -- MPEG and H.261 --
25 both of which carry out JPEG-like procedures on each of
the sequential frames of the moving picture. To gain
advantage over using JPEG repeatedly, ~PEG and H.261
operate on the differences between subseguent frames,
taking advantage of the well-known fact that the
30 di~ference, that is the movement, between frames is small;
it thus typically takes less time or space to transmit or
store the information corresponding to the changes rather
than to transmit or store equivalent still-picture
information as if each frame in the sequence were
35 completely unlike the frames closest to it in the
sequence.

For convenience, all the current standards operate by
~reaking an lmage or picture into tiles or blocks, each
block consisting of a piece of the picture eight pixels
wide by eiyht pixels high. Each pixel is then represented
5 by three (or more) digltal numbers known as "components"
of that pixel. There are many different ways of breaking
a colored pixel into components, for example, using
~tandard notation, YUV, YCrCb, RGB, etc. All the
conventional JPEG-like methods operate on each component
10 separately.
It is well known that the eye is insensitive to high-
frequency components (or edges) in a picture. Information
concerning the highest frequencies can usually be omitted
15 altogether without the human viewer noticing any
significant reduction in image ~uality. In order to
achieve this ability to reduce the information content in
a picture by eliminating high-frequency information
without the eye detecting any loss of information, the 8-
~0 by-8 pixel block containing spatial information (for
example the actual values for luminance) must be
transformed in some manner to obtain frequency
information. The JPEG, MPEG and H.261 standards all use
the known Discrete Cosine Transform to operate on the 8-
2S by-8 spatial matrix to obtain an 8-by-8 frequency matrix.
As described above, the input data represents a
s~uare area of the picture. In transforming the input
data into the freguency representation, the transform that
30 is applied must be two-dimensional, but such
two-dimensional transforms are difficult to compute
efficiently. The known, two-dimensional Discrete Cosine
Transform (DCT) and the associated Inverse DCT (IDCT),
however, have the property of being "separable". This
35 means that rather than having to operate on all 64 pixels
in the eight-by-eight pixel block at one time, the block
can first be transformed row-by-row into intermediate

~ ~ U ~ 4 ~
values, which are then transformed column-by-column into
the final transformed frequency values.
A one-dimensional DCT of order N is ~athematically
equivalent to multiplying two N-by-N matrices. In order
5 to perform the necessary matrix multiplication for an
eight-by-eight pixel block, 512 multiplications and 448
additions are required, so that 1,024 multiplications and
896 additions are needed to perform the full 2-dimensional
DCT on the 8-by-8 pixel block. These arithmetic
10 operations, and especially multiplication, are complex and
slow and therefore limit the achievable transmission rate;
they also require considerable space on the silicon chip
used to implement the DCT.
The DCT procedure can be rearranged to reduce ~he
15 computation required. There are at present two main
methods used for reducing the computation required for the
DCT, both of which use "binary decimation." The term
"binary decimation" means that an N-by-N transform can be
computed by using two N/2-by-N/2 transformations, plus
20 some computational overhead whilst arranging this.
Whereas the eight-by-eight transform requires 512
multiplications and 448 additions, a four-by-four
transform re~uires only 64 multiplications and 48
additions. Binary decimation thus saves 384
25 multiplications and 352 additions and the overhead
incurred in performing the decimation is typically
insignificant compared to this reduction in computation.
At present, the two main methods for binary
decimation were developed Byeong Gi Lee ("A New Algorithm
30 to Compute the DCT", IEEE Transactions on Acoustics,
Speech and Signal Processing, Vol. Assp 32, No. 6, p.
1243, December 1984), and Wen-Hsiung Chen ("A Fast
Computational Algorithm for the DCT", Wen-Hsiung Chen, C.
Harrison Smith, S.C. Pralick, IEEE Transactions on
35 Communications, Vol. Com 25, No. 9, p. 1004, September
1977.) Lee's method ma~es use of the symmetry inherent in
the definition of the inverse DCT and by using simple

s
cosine identities it defines a method for recursive binary
decimation. The Lee approach is only suitable for the
IDCT. The Chen method uses a recursive matrix identity
that reduces the matrices into diagonals only. This
5 method provides easy binary decimation of the DCT using
known identities for diagonal matrices.
A serious disadvantage of the Lee and Chen methods is
that they are unbalanced in respect of when
multiplications and additions must be performed.
10 Essentially, both of these methods require that many
additions be followed by many multiplications, or vice
versa. When implementing the Lee or Chen methods in
hardware, it is thus not possible to have parallel
operation of adders and multipliers. This reduces their
15 speed and efficiency, since the best utilization of
hardware is when all adders and multipliers are used all
the time.
An additional disadvantage of such known methods and
devices for performing DCT and IDCT operations is that it
20 is usually difficult to handle the so-called normalization
coefficient, and known architectures require adding an
extra multiplication at a time when all the multipliers
are being used.
Certain known methods for applying the forward and
25 inverse DCT to video data are very simple and highly
efficient for a software designer who need not be
concerned with the layout of the semiconductor devices
that must perform the calculations. Such methods,
however, often are far too slow or are far too much
30 complex in semiconductor architecture and hardware
interconnections to perform satisfactorily at the
transmission rate desired for digital video.
Yet another shortcoming of existing methods and
hardware structures for performing DCT and IDCT operations
35 on video data is that they require floating-point internal
representation of numerical values. To illustrate this
disadvantage, assume that one has a calculator that is

only able to deal with three-digit numbers, including
digits to the right of the decimal point (if any). Assume
further that the calculator is to add the numbers 12.3 and
4.56. (Notice that the decimal point is not fixed
5 relative to the position of the digits in these two
numbers. In other words, the decimal point is allowed to
"float".) Since the calculator is not able to store the
four digits required to fully represent the answer 16.86,
the calculator must reduce the answer to three digits
10 either by truncating the answer by dropping the right-most
"6", yielding an answer of 16.8, or it must have the
necessary hardware to round the answer up to the closest
three-digit approximation 16.9.
As this very simple example illustrates, if
15 floating-point arithmetic is assumed or required, one must
either accept a loss of precision or include highly
complicated and space-wasting circuitry to minimize
rounding error. Even with efficient rounding circuitry,
however, the accumulation and propagation of rounding or
20 truncation errors may lead to unacceptable distortion in
the video signals. This problem is even greater when the
methods for processing the video signals require several
multiplications, since floating-point rounding and
truncation errors are typically even greater for
25 mu~tiplication than for addition.
A much more efficient DCT/IDCT method and hardware
structure would ensure that the numbers used in the method
could be represented with a fixed decimal point, but in
such a way that the full dynamic range of each number
30 could be used. In such a system, truncation and rounding
errors would either be eliminated or at least greatly
reduced.
In the example above, if the hardware could handle
four digits, no number greater than 99.99 were ever
35 needed, and every number had the decimal point between the
second and third places, then the presence of the decimal
point would not affect calculations at all, and the

arithmetic could be carried out just as if every number
were an integer: the answer 1230 + 0456 = 1686 would be
just as clear as 12-30 + 4-56 = 16-86, since one would
always know that the "1686" should have a decimal point
5 between the middle "6" and "8". Alternatively, if numbers
(constant or otherwise) are selectively scaled or adjusted
so that they all fall within the same range, each number
in the range could also be accurately and unambiguously
represented as a set of integers.
One way of reducing the number of multipliers needed
is simply to have a single multiplier that is able to
accept input data from different sources. In other words,
certain architectures use a single multiplier to perform
the multiplications required in different steps of the DCT
15 or IDCT calculations. Although such "crossbar switching"
may reduce the number of multipliers required, it means
that large, complicated multiplexer structures must be
included instead to select the inputs to the multiplier,
to isolate others from the multiplier, and to switch the
20 appropriate signals from the selected sources to the
inputs of the multiplier. Additional large-scale
multiplexers are then also required to switch the large
number of outputs from the shared multipliers to the
appropriate subsequent circuitry. Crossbar switching or
25 multiplexing is therefore complex, is generally slow
(because of the extra storage needed), and costs
significant area in a final semiconductor implementation.
Yet another drawback of existing architectures,
including the "crossbar switching", is that they require
30 general purpose multipliers. In other words, existing
systems require multipliers for which both inputs are
variable. As is well ~nown, implementations of digital
multipliers typically include rows of adders and shifters
such that, if the current bit of a multiplier word is a
35 "one", the value of the multiplicand is added into the
partial result, but not if the current bit is a "zero".
Since a general purpose multiplier must be able to deal

with the case in which every bit is a n 1", a row of adders
must be provided for every bit of the multiplier word.
By way of an example, assume that data words are 8
bits wide and that one wishes to multiply single inputs by
5 5. An 8-bit representation of the number 5 is 00000101.
In other words, digital multiplication by 5 requires only
that the input value be shifted to the left two places
(corresponding to multiplication by 4) and then added to
its un-shifted value. The other six positions of the
10 coefficient have bit values of "0", so they would not
reguire any shifting or addition steps.
A fixed-coefficient multiplier, that is, in this
case, a multiplier capable of multiplying only by five,
would require only a single shifter and a single adder in
15 order to perform the multiplication (disregarding
circuitry needed to handle carry bits). A general purpose
multiplier, in contrast, would require shifters and adders
for each of the eight positions, even though six of them
would never need to be used. As the example illustrates,
20 fixed coefficients can simplify the multipliers since they
allow the designer to eliminate rows of adders that
correspond to zeros in the coefficient, thus saving
silicon area.
Various aspects of the invention are exemplified by
25 the attached claims.
In a IDCT method according to a further aspect of the
invention, a one-dimensional IDCT for each ~-row and N-
column of N-by-N pixel blocks is decimated and a l-D IDCT
is performed separately on the N/2 even-numbered pixel
30 input words and the N/2 odd-numbered pixel input words.
In a preferred embodiment, N=8 according to the JPEG
standard. The two-dimensional IDCT result is then
obtained by performing two one-dimensional IDCT operations
in seguence (with an intermediate reordering --
35 transposition -- of data).
In a common processing step, for N=8, a first pair of
input values is passed without need for multiplication to

~' Z'~ J ~
output adders and subtractors. Each of a second pair of
input values is multiplied by each of two constant-
coefficient values corresponding to two scaled cosine
values. No other multlplications and only one subtraction
S and one addition are required in the common processing
step. The second pair is then added or differenced
pairwise with the first pair of input values to form even
or odd resultant values.
In a pre-common processing stage, the lowest-order
10 odd input word is pre-multiplied by ~2, and the odd input
words are summed pairwise before processing in a common
processing block. In a post-common processing stage,
intermediate values corresponding to the processed odd
input words are multiplied by predetermined constant
15 coefficients to form odd resultant values.
After calculation of the even and odd resultant
values, the N/2 high-order outputs are formed by simple
subtraction of the odd resultant values from the even
resultant values, and the N/2 low-order outputs are formed
20 by simple addition of the odd resultant values and the
even resultant values.
For both the DCT (at the transmission end of a video
processing system) and the IDCT (at the receiving end,
which incorporates one or more of the ~arious aspects of
25 the invention), the values are preferably deliberately
scaled upward by a factor of ~2. After the DCT/IDCT
operations are performed, the resulting values may then be
scaled downward by a factor of two by a simple binary
right shift. This deliberate, balanced, upward scaling
30 eliminates several multiplication steps that are re~uired
according to conventional methods.
According to another aspect of the method, selected
bits of constant coefficients or intermediate resulting
data words are rounded or adjusted by predetermined
35 setting of selected bits to either "1" or "0".

Two-dimensional transformation of pixel data is
carried out by a second, identical l-D operation on the
output values from the first l-D IDCT processing steps.
An IDCT system according to yet another aspect of the
5 invention includes a pre-common processing circuit, a
common processing circuit, and a post-common processing
circuit, in which the pre-common, common, and post-common
processing calculations are performed on input data words.
A supervisory controller generates control signals to
lO control the loading of various system latches; preferably,
to serially time-multiplex the application of the N/2
even- and N/2 odd-numbered input words to input latches of
the pre-common block; to direct addition of the even and
odd resultant values to form and Iatch low-order output
15 signals and to direct subtraction of the odd resultant
values from the even resultant values to form and latch
the high-order output signals; and to sequentially control
internal multiplexers.
Even and odd input words are preferably processed in
20 separate passes through the same processing blocks. Input
data words are preferably (but not necessarily) latched
not in strictly ascending or descending order, but rather
in an order enabling an efficient "butterfly" structure
for data paths.
At least the common processing circuit may be
configured as a pure-logic circult, with no clock or
control signals required for its proper operation, as may
be other processing blocks depending on the particular
application.
No general-purpose multipliers (with two variable
inputs) are re~uired; rather constant coefficient
multipliers are included throughout the preferred
em~odiment. Furthermore, fixed-point integer arithmetic
devices are included in the preferred embodiment for all
35 required arithmetic operations.
It will ~e apparent that certain embodiments of the
invention can be so designed as to provide a method and

system for performing IDCT transformatlon of video data with
one or more of the following features:
(1) constant use of all costly arlthmetlc operatlons;
(2) in order to reduce the sllicon area needed to
lmplement the IDCT, there are a small number of storage
elements (such as latches), preferably no more than requlred
for efflcient plpellnlng of the architecture, coupled with a
small number of constant coefficient multipllers rather than
general purpose multlpllers that requlre extra storage
elements;
(3) operatlons are arranged so that each arlthmetlc
operatlon does not need to use sophlstlcated deslgns; for
example, lf known "rlpple adders" are used, these would need
sufficient time to "resolve" (see below) or produce thelr
answers; if operations are arranged in such a way that other
devices preceding such a ripple adder in the data path are to
be held ldle while walting for the adder to finish, then
rearranglng operations to avoid thls delay should lead to
greater throughput and efficiency;
(4) one is able to generate results in a natural order;
(5) no costly, complex, crossbar swltching need be
requlred;
(6) the architecture is able to support much faster
operatlons; and
(7) the clrcultry used to control the flow of data
through the transform hardware can be small ln area.
In accordance wlth the present lnventlon there ls
provided a method for transformlng dlgltal slgnals from a
-- 11 --
74078-3
, .: .

4 ~i
frequency to a time representatlon, lncludlng grouplng the
dlgltal slgnals lnto groups of N data lnput words;
characerlzed by the followlng steps: a) ln a pre-common
processlng means ~PREC) performlng predetermlned pairing
operatlons on odd-numbered ones of the lnput words and
transmlttlng even-numbered ones of the lnput words to the pre-
common outputs; b) passlng both odd- and even-numbered lnput
data words ln separate passes through a common processing
means (CBLK) to form odd and even common processlng means
output values, respectlvely; and c) in a post-common
processing means (POSTC), performing predetermined output
scaling operatlons on the odd common means output values to
form post-processed odd values and arlthmetlcally comblnlng
the post-processed odd values wlth the even common means
outputs to generate hlgh- and low-order output words; the
method belng such that the output words contaln lnverse
dlscrete coslne transformatlon values correspondlng to the
lnput data words.
In accordance wlth the present invention there ls
further provlded ln comblnatlon for operatlng on lndlcatlons
representlng a dlscrete coslne transform to obtain lndlcatlons
representing an lnverse dlscrete cosine transform, flrst means
for provldlng the lndlcatlons of the dlscrete coslne transform
ln a sequence of lnput words ln a block, the lnput words
constltutlng even words and odd words, second means for
provldlng common clrcultry for processlng the odd words ln the
sequence, and for processlng the even words ln the sequence,
to obtaln indlcations ln accordance wlth such processlng,
- lla -
~~ 74078-3

4 ~
.....
thlrd means for provlding circultry prior to the common
clrcultry, such prlor clrcuitry belng responsive to the
lndlcatlons representlng the dlscrete coslne transform to
provide a dlfferent processlng of the odd words than the even
words and to obtaln lndications from such prior clrcultry for
lntroductlon to the common clrcultry, and fourth means for
provldlng post circuitry after the common clrcuitry, such post
circultry belng responslve to the lndlcations from such common
clrcultry for providing arithmetic operatlons on partlcular
comblnatlons of such lndications from the even and odd output
words to provide indlcatlons related to the lnverse dlscrete
transforms.
In accordance with the present inventlon there ls
further provlded in comblnation for operating on lndlcatlons
representlng a discrete cosine transform to obtaln indicatlons
representlng an lnverse discrete coslne transform, flrst means
for providlng the lndlcatlons of the dlscrete coslne transform
for a sequence of lnput words ln a block, the lnput words
constituting even words and odd words, second means for
processing the indlcations in the even words differently from
the indications in the odd words to obtain first indications
from the second means, third means responsive to the first
indications from the second means for providing the same
processing for the output lndlcatlons from the even words ln
the second means and the output indlcations for the odd words
from the second means to provlde second lndlcatlons, and
fourth means responsive to the second indications from the
third means for performing arithmetlc and geometric operations
- llb -
74078-3

4 ~
on such second indications for related palrs of odd and even
words to obtain output indications output related to the
inverted discrete cosine transform.
In accordance with the present invention there is
further provided in combinatlon for operatlng on lndlcatlons
representlng a dlscrete coslne transform to obtaln lndicatlons
representing an inverse dlscrete coslne transform, flrst means
for providlng the lndlcations of the discrete cosine transform
in a sequence of input words ln a block, the words
constltuting even words and odd words, second means for
processing the in~lcatlons of the dlscrete coslne transform ln
the even words and ln the odd words to obtaln flrst
lndlcatlons, the second means lncludlng first latchlng means
for holding the first lndlcatlons from the second means, means
for provldlng clock slgnals for controlllng the passage of the
flrst indicatlons from the second means into and out of the
first latchlng means for the second means, thlrd means for
provldlng the same processlng for the flrst lndlcations from
the even words in the second means and the first indicatlons
from the odd words ln the second means to produce second
indlcatlons from the thlrd means, the third means being
operative independently of any latching means, and fourth
means for processing the second indlcatlons and for produclng
thlrd lndlcatlons related to the lnverse dlscrete coslne
transform, the fourth means lncludlng second latchlng means
responslve to the clock signals for controlllng the tlmes of
operatlon of the fourth means ln accordance wlth the
occurrence of the clock signals.
- llc -
3 74078-3
~3

4 ~ ~
.~
In accordance with the present lnventlon there ls
further provided ln comblnatlon for operatlng on blnary
lndlcatlons representlng a dlscrete coslne transform to obtaln
blnary lndlcatlons representlng an lnverse dlscrete coslne
transform where the blnary lndlcatlons representlng the
dlscrete coslne transform include a blnary factor representlng
a constant value constltutlng the square root of two (Square
Root 2), flrst means for provldlng the blnary lndlcations of
the dlscrete coslne transform ln a sequence of lnput words ln
a block, the lnput words constltuting even words and odd
words, second means for processlng the blnary lndlcatlons of
the dlscrete coslne transform to obtaln blnary output
lndlcatlons related to the lnverse dlscrete coslne transform
and lncluding the blnary factor constltutlng the square root
of two (Square Root 2), and means for shlftlng the blnary
output lndlcatlons by one blnary posltlon to obtaln a divlsion
of the blnary output lndlcatlons by a factor of two (2) and to
obtain blnary lndlcatlons related to the lnverse dlscrete
coslne transform.
For a better understandlng of the lnventlon and to
show how the same may be carrled lnto effect, reference wlll
now be made, by way of example, to the accompanylng drawlngs,
ln whlch:
Flg. 1 ls a slmpllfled lllustration of basic steps in a
method accordlng to the lnventlon for performlng the IDCT of
lnput data;
- lld -
74078-3
:

9 L~
12
FIG. 2 is a block diagram that illustrates the
combined, simplifled, two-stage architecture of an IDCT
system according to the invention;
FIG. 3 is a slmplified block diagram of the
S integrated circuits that comprise the main components of
the IDCT system;
FIGS. 4a and 4b together are a block diagram of a
pre-processing circuit corresponding to one of the main
system components; for ease of explanation, these figures
10 are referred to collectively as FIG. 4;
FIGS. 5a and 5b together are a block diagram of a
common processing circuit in the IDCT system; for ease of
explanation, these figures are referred to collectively as
FIG. 5;
FIGS. 6a, 6b, 6c, and 6d together are a block diagram
of a post-processing circuit that corresponds to another
main component of the system; except as necessary to
emphasize certain features, these figures are referred to
collectively as FIG. 6; and
FIGS. 7a,~b,~c are timing diagrams that show the
relationships between timing and control signals in the
IDCT system in the preferred embodiment.
Theoretical Background of the Invention
In order to understand the purpose and function of
the various components and the advantages of the signal
processing method used in the IDCT system according to the
invention, it is helpful to understand the system's
theoretical basis.
Separability of a Two-Dimensional IDCT
The mathematical definition of a two-dimensional
forward discrete cosine transform (DCT) for an N x N block
of pixels is as follows, where Y(j,k) are the pixel
35 freguency values corresponding to the pixel absolute
values X(m,n):

~ ~ f i ~ t ~
13
(El): Y(~,k) ~
c(j)c(~) ~ ~ X(m,n) cos[( 2N)j ] cos[( n2N)k~]
where ~,k ~ 0, 1, ..., N-l
and c(~), c(k) ~ 2 for ~,k ~ 0
5ll otherwise
-The term 2/N governs the dc level of the transform,
and the coefficients c(~), c(k) are known as normalization
factors.
The expression for the corresponding inverse discrete
10 cosine transform, that is for the IDCT, is as follows:
(E2): X(m,n) =
c(j) c(k) Y(j,k) cos[(2m2N)j~ cos[(2n21)k~]
where j,k - 0, 1, ..., N-1
15and c(~), c(k) ~ 2 for ~,k - 0
1 otherwise
The forward DCT is used to transform spatial values
(whether representing characteristics such as luminance
directly, or representing differences, such as in the MPEG
20 standard) into their frequency representation. The
inverse DCT, as its name implies, operates in the other
"direction", that is the IDCT transforms the frequency
values back into spatial values.
In the expression E2, note that the cosine functions
25 each depend on only one of the summation indices. The
expression E2 can therefore be rewritten as:

14
(E3): X(m,n) =
N ~ c(j) cos[( 2l)j ] ~ c(k) Y(j,~) co~[(2n21)k~]
This is the equivalent of a first one-dimensional
5 IDCT performed on the product of all terms that depend on
k and n, followed, after a straightforward standard data
transposition, by a second one-dimensional IDCT using as
inputs the outputs of the first IDCT operation.
Definition of the l-D IDCT
A 1-dimensional, N-point IDCT (where N is an even
number) is defined by the followins expression:
(F4):
x(k) = ~ c(n)~y(n) cos[~(2kN1)n~ k = (O,l,...,N-1}
where c(n) ~ 2 for n ~ ~
1 otherwise
and where y(n) are the N inputs to the inverse
transformation function and x(k) are its N outputs. As in
the 2-D case, the formula for the DCT has the same
20 structure under the summation sign, but with the
normalization constant outside the summation sign and with
the x and y vectors switching places in the equation.
Resolution of a 1-D IDCT
As is shown above, the 2-D IDCT can be calculated
using a sequence of l-D IDCT operations separated by a
transpose. According to an embodiment, each of these 1-D
operations is in turn broken down into sub-procedures that
are then exploited to reduce even further the required
30 size and complexity of the semiconductor implementation.

Normalization of coefficients
As is discussed above, an important deslgn goal for
IDCT hardware ls the reduction of the re~uired number of
5 multipliers that must be included in the circuitry. Most
methods for calculating the DCT or IDCT therefore attempt
to reduce the number of multlplications needed. According
to this embodiment, however, all the input values are
deliberately scaled upward by a factor of ~2. In other
10 words, using the method according to this embodiment, the
right-hand side of the IDCT expression (E4) is
- deliberately multiplied by ~2.
According to this embodiment, two 1-D IDCT operations
are performed in series (with an intermediate transpose)
15 to yield the final 2-D IDCT result. Each of these 1-D
operations includes a multiplication by the same ~2
factor. Since the intermediate transposition involves no
scaling, the result of two multiplications by ~2 in series
is that the final 2-D results will be scaled upward by a
20 factor of ~2-~2 = 2. To obtain the unscaled value the
circuitry need then only divide by two, which, since the
values are all represented digitally, can be accomplished
easily by a simple right shift of the data. As is made
clearer below, the upward scaling by ~2 in each 1-~ IDCT
25 stage and final down-scaling by 2 is accomplished by
adders, multipliers, and shifters all within the system's
hardware, so that the system places no re~uirements for
scaled inputs on the other devices to which the system may
be connected. Because of this, the system is compatible
30 with other conventional devices that operate according to
the JPEG or MP~G standards.
Normalization according to this embodiment thus
eliminates the need for hardware multipliers within the
IDCT semiconductor architecture for at least two ~2-
35 multiplication operations. As is explained below ingreater detail, the single additional multiplication step
(upward scaling by ~2) of the input data in each 1-D

a
16
operation leads to the elimination of yet other
multiplication steps that are required when using
conventional methods.
Se~aration of the 1-D IDCT into Hiqh and ~ow-Order
Outputs
Expression E4 can now be evaluated separately for the
N/2 low-order outputs (k= 0, 1, ..., N/2-1) and the N/2
high-order outputs (k= N/2, N/2+1, ... N). For N=8, this
10 means that one can first transform the inputs to calculate
y(0), y(1), y(2), and y(3), and then transform the inputs
to calculate y(4), y(5), y(6), and y(7).
Introduce the variable k'= (N-1-k) for the high-order
outputs (k=N/2+1, ..., N), so that k' varies from (N/2-1)
15 to 0 as k varies from (N/2+1) to N. For N=8, this means
that k'= {3,2,1,0} for k3 {4,5,6,7}. It can then be shown
that expression E4 can be divided into the following two
sub-expressions E5 (which is the same as E4 except for the
interval of summation) and E6:
Low-order outputs:
(E5): x(k) = ~ c(n)~y(n)~ cos[~(22kN1)n]
where k = {0, 1, ..., (N/2-1)}; and
where c(n) = ~ 2 for n = 0
ll otherwise
25 High-order outputs:
(E6): x(k) = x(N-l-k/) = ~ y(n) (-1)" cos ~(2kNl)n]
where k={N,...,(N/2+1)} ~ ~'={0,1,...,(N/2-1)}
(Since c(n) = 1 for all high-order terms, c(n) is not
included in this expression).
Note that both E5 and E6 have the same structure
30 under the summation sign except that the term (-1)n changes
the sign of the product under the summation sign for the

~ 17 ~ ~ 4 ~
odd-numbered inputs (n odd) for the upper N/2 output
values and except that the y(0) term will be multiplied by
c(O)= 1/~2.
Separation of the 1-D IDCT into Even and Odd Inputs
Observe that the single sum in the l-D IDCT
expression E4 can also be separated into two sums: one for
the even-numbered inputs (for N=8, y(O), y(2), y(4), and
y(6)) and one for the odd-numbered inputs (for N=8, y(1),
y(3), y(5), and y(7)). Let g(k) represent the partial sum
10 for the even-numbered inputs and h(k) represent the
partial sum for the odd-numbered inputs. Thus:
(E7): g(k) =
~ ct2n)y(2n) cos[~(2k+l) 2n~ = ~ c(2n)y(2n) cos ~(2k'l)n
where k = {0, 1, ... , (N/2-1)}; and
(E8 ): ) ~ y (2n+1 ) cos[~(2k+l ) (2n+1 )
where k = {O, 1, ..., (N/2-1)}.
For N=8, observe that the sums in E7 and E8 both are
20 taken over n= {O, 1, 2, 3}.
Now recall the known cosine identity:
2 cosA cosB = cos(A~B) + cos(A-B), and set
A = ~(2k+1)/2N and B = ~(2k+1)(2n+1)/2N. One can then
25 multiply both sides of the expression E8 by:
2 cos A = 1/{2 cos[~(2k+1)/2N~} = C~.
Note that, since C~ does not depend on the summation
index n, it can be moved within the summation sign.
Assume then by definition that y(-1)=0, and note that the
30 cosine function for the input y(7) is equal to zero. The

~r~
18
expression for h(k) can then be rewritten in the following
form:
(E9):
2 Cos(~(2k+~ (2n+l)~y(2n-l)]cos ~(2k+1)n
where k = {0, 1, ... , (N/2-1)}.
Note that the "inputs" [y(2n+1) + y(2n-1)~ imply
that, in calculating h(k), the odd input terms are paired
to form N/2 "paired inputs" p(n) = [y(2n+1) + y(2n-1)~.
For N=8, the values of p(n) are as follows:
n p(n)
0 y(-1) + y(1) = y(1) (y(-1)= 0 by definition)
l y(1) + y(3)
2 y(3) + y(5)
3 y(5) + y(7)
Expression E9 for h(k) can then be represented by the
following:
(Elo) h(k) = Ck ~ p(n) cos ~(2k~1)n
(2
where k = {0, 1, ..., (N/2-1)}.
Observe now that the cosine term under the summation
sign is the same for both g(k) and h(k), and that both
25 have the structure of a l-D IDCT (compare with expression
E5). The result of the IDCT for the odd k terms, that is,
for h(k), however, is multiplied by the factor
C~ = 1/{2 cos[~(2k+1)/2N~}. In other words, g(k) is an
N/2-point IDCT operating on even inputs y(2n) and h(k) is

19
an N/2-point IDCT operating on [y(2n+1) + y(2n-1)] where
y(-1)= 0 by definition.
Now introduce the following identities:
yn = y(n);
cl = cos(~/8);
c2 = cos(2~/8) = cos(~/4) = 1/~2
c3 = cos(3~/8);
dl = l/[2 cos(~/16)];
d3 = 1/[2 cos(3~/16)~;
d5 = 1/[2 cos(5~/16)]; and
d7 = 1/[2 cos(7~/16)~.
Further introduce scaled cosine coefficients as
follows:
lS cls - ~2 cos(~/8);
c3s = ~2 cos(3~/8);
Using the known evenness (cos(-~) = cos(~)) and
periodicity (cos(~-~) = -cos(~)) of the cosine function,
20 expressions E7 and E8 can then be expanded for N=8 to
yield (recall also that c(O) is 1/~2):
g(O) = 1/~2 yO + y2cl + y4c2 + y6c3
= 1/~2 (yO + y2-cls + y4 + y6-c3s)
g(l) = l/~2 yO + y2c3 - y4c2 - y6cl
= 1/~2 (yO + y2-c3s - y4 - y6-cls)
g(2) = 1/~2 yO - y2c3 - y4c2 + y6cl
= 1/~2 (yO - y2-c3s - y4 + y6-cls)
g(3) = 1/~2 yO - y2cl + y4c2 - y6c3
= 1/~2 (yO - y2-cls + y4 - y6-c3s)
and
h(O) = dl-{yl + (yl+y3)cl + (y3+y5)c2 + (y5+y7)c3}
= dl/~2- {~2-yl + (yl+y3)-cls + (y3+y5) + (y5+y7) c3s}
h(1) = d3 lyl + (yl+y3)c3 - (y3+yS)c2 - (y5+y7)cl}
= d3/~2- {~2-yl + (yl+y3)-c3s - (y3+y5) - (y5+y7)-cls~

h(2) - d5-{yl - (yl+y3)c3 - (y3+y5)c2 + (y5+y7)cl)
d5/~2~ {~2-yl - (yl+y3)~c3s - (y3+y5) + (y5+y7)-cls~
h(3) ~ d7-{yl - (yl+y3)cl + (y3+y5)c2 - (y5+y7)c3)
5 - d7/~2- {~2-yl - (yl+y3)-cls + (y3+yS) - (y5+y7)-c3s}
Now recall that, according to this embodiment, all
values are scaled upward by a factor of ~2 for both the
DCT and IDCT operations. In other words, according to the
10 embodiment, both h(k) and g(k) are multiplied by this
scaling factor. The g(k) and h(k) expressions therefore
become:
(Ell):
g(0) = yO + y2-cls + y4 + y6-c3s
g(l) = yO + y2-c3s - y4 - y6-cls
g(2) = yO - y2-c3s - y4 ~ y6-cls
g(3) = yO - y2 cls + y4 - y6-c3s
and
(E}2):
h(0)= dl{~2-yl + (yl+y3)-cls + (y3+y5) + (y5+y7)-c3s}
h(l)= d3{~2-yl + (yl+y3)-c3s - (y3+y5) - (y5+y7)-cls}
h(2)~ d5{~2-yl - (yl+y3)-c3s - (y3+y5) + (y5+y7)-cls}
h(3)= d7{~2-yl - (yl+y3)-cls + (y3+y5) - (y5+y7)-c3s}
Notice that, since c2 ~ cos(~/4)= 1/~2,
multiplication by ~2 gives a "scaled" c2 value ~ 1. By
scaling the expressions (corresponding to upward scaling
30 of the values of the video absolute and fre~uency values)
according to this embodiment, it is thus possible to
eliminate the need to multiply by c2 altogether.
Furthermore, only two cosine terms need to be evaluated,
cls and c3s, both of which are constant coefficients so
35 that general utility multipliers are not needed. This in
turn eliminates the need for the corresponding hardware

4 ~
multiplier in the semiconductor implementation of the IDCT
operations.
The similarity in structure of g(k) and htk) can be
illustrated by expressing these sets of equations in
5 matrix form. Let C be the 4 x 4 cosine coefficient matrix
defined as follows:
'1 cls 1 c3s
C3S -1 -Cl S
(E13) ~ =
1 -c3s -1 cls
~1 - Cl S 1 - C3
Then:
~g(0)~ ~yO~
(E14): g(1) ~ y2
~g(3)J ~6
and
~h (a) ~ yl'
(E15) h(1) ~ ~ yl +y3
h (2 ) y3~y5
~h ( 3 ), ~y~+y7~
where D = diag[dl, d3, d5, d7~ = the 4 x 4 matrix
with dl, d3, d5 and d7 along the diagonal and with all
other elements equal to zero. As E14 and E15 show, the
15 procedures for operating on even-numbered inputs to get
g(k) and for operating on the odd-numbered inputs to get
h(k) both have the common step of multiplication by the
cosine coefficient matrix C. To get h(k), however, the
inputs must first be pairwise summed (recalling that
20 y(-1) = 0 by definition), y(1) must be premultiplied by
~2, and the result of the multiplication by C must be
multiplied by D.
As the expressions above also indicate, the N-point,
l-D IDCT (see E4) can be split into two N/2-point, 1-D

;~ J~
22
IDCTs, each involving common core operations (under the
summation slgn) on the N/2 odd (grouped) and N/2 even
input values. The expressions above yield the following
slmple structure for the IDCT as lmplemented in this
5 embodlment:
Low-order outputs (for N~8, outputs k={0,1,2,3)):
(E16): y(k) = g(k) + h(k)
High-order outputs (for N~8, outputs k={4,5,6,7}):
(E17): y(k) = y(N-1-k') ~ g(k') - h(k')
Note that g(k) operates directly on even input values
to yield output values directly, whereas h(k') involves
grouping of input values, as well as multiplication by the
values dl, d3, d5 and d7.
As always, the designer of an IDCT circuit is faced
15 with a number of trade-offs, such as size versus speed and
greater number of implemented devices versus reduced
interconnection complexity. For example, it is often
possible to improve the speed of computation by including
more, or more complicated, devices on the silicon chip,
20 but this obviously makes the implementation bigger or more
complex. Also, the area available or desired on the IDCT
chip may limit or preclude the use of sophisticated,
complicated, designs such as "look-ahead" adders.
25 Standards of AccuracY
Assuming infinite precision and accuracy of all
calculations, and thus unlimited storage space and
calculation time, the image recreated by performing the
IDCT on DCT-transformed image data would reproduce the
30 original image perfectly. Of course, such perfection is
not to be had using existing technology.
In order to achieve some standardization, however,
IDCT systems are at present measured according to a
standardized method put forth by the Comite Consultatif
35 International Telegraphigue et Telephonique ("CCITT") in
"Annex 1 of CCITT Recommendation ~.261 -- Inverse
Transform Accuracy Specification". This test specifies

~ . 2 3 G ~ 4 ~
that sets of 10,000 8-by-8 blocks contalning random
integers be generated. These blocks are then DCT and IDCT
transformed (preceded or followed by predefined rounding,
clipping and arithmetic operations) using predefined
5 precision to produce 10,000 sets of 8-by-8 "reference"
IDCT output data.
When testing an IDCT implementation, the CCITT test
blocks are used as inputs. The actual IDCT transformed
outputs are then compared statistically with the known
10 rreference" IDCT output data. Maximum ~alues are
specified for the IDCT in terms of peak, mean, mean square
and mean mean error of blocks as a whole and individual
elements. Furthermore, the IDCT must produce all zeros out
if the corresponding input block contains all zeros, and
15 the IDCT must meet the same standards when the sign of all
input data is changed. Implementations of the IDCT are
said to have acceptable accuracy only if their maximum
errors do not exceed the specified maximum values when
these tests are run.
Other known standards are those of the Institute of
Electrical and Electronic Engineers ("IEEE"), in "IEEE
Draft Standard Specification for the Implementation of 8
by 8 Discrete Cosine Transform", P1180/D2, July 18, 1990;
and Annex A of "8 by 8 Inverse Discrete Cosine Transform",
25 ISO Committee Draft CD 11172-2. These standards are
essentially identical to the CCITT standard described
above.
Hardware Implementation
FIG. 1 is a simplified block diagram that illustrates
the data flow of the IDCT method according to one
embodiment (although the hardware structure, as is
illustrated and explained below, is made more compact and
efficient). In FIG. 1, the inputs to the system such as
35 Y[0] and Y~4~, and the outputs from the system, such as
X[3] and X[6], are shown as being conveyed on single
lines. It is to be understood that each of the single-

fi
24
drawn llnes in FIG- 1 represents several conductors in the
form of data buses to convey, preferably in parallel, the
several-blt wide data words that each input and output
corresponds to.
In FIG. 1, large open circles represent two-input,
single-output adders, whereby a small circle at the
connection point of an input with the adder indicates that
the complement of the corresponding input word is used.
Adders with such a complementing input thus subtract the
lO complemented input from the non-complemented input. For
example, although the output TO from the upper left adder
will be egual to Y~O] + Y[4] (that is, TO = YO + Y4, the
adder with the output T1 forms the value YO + (~ Y4 - YO
- Y4. Adders with a single complementing input can
15 therefore be said to be differencing components.
Also in ~lG. 1, constant-coefficient multipliers are
represented by solid triangles in the data path. For
example, the input Y1 passes through a ~2 multiplier
before entering the adder to form BO. Consequently, the
20 intermediate value T3 ~ Y2-~3 = Y2-cls + Y6-c3s, and the
intermediate value B2 = pl-c3s - p3-cls = (Yl+Y3)-c3s -
(Y5+Y7)-cls. By performing the indicated additions,
subtractions, and multiplications, one will see that the
illustrated structure implements the expressions E11 and
25 E12 for g(O) to g(3) and h(O) to h(3).
FIG. 1 illustrates an important advantage of the
embodiment. As FIG. 1 shows, the structure is divided
into four main regions: a pre-common block PREC that forms
the paired inputs p(k) and multiplies the input Y(1) by
30 ~2; a first post-common block POSTC1 that includes four
multipliers for the constants dl, d3, d5, d7 (see
expression E12); a second post-common block POSTC2 that
sums the gO to g3 terms and the hO to h3 terms for the low
order outputs, and forms the difference of the gO to g3
35 terms and the hO to h3 terms for the high-order outputs
(See expressions El6 and El7); and a common block CBLK
(described below).

As expresslons E14 and E15 lndlcate, by manipulatlng
the input signals according to the embodiment, processing
both the even-numbered and odd-numbered input signals
involves a common operation represented by the matrix C.
5 This can be seen in FIG. 1, in which the common block CBLK
is included in both the even and odd data paths. In the
processing circuitry according to the embodiment, the
common operations performed on the odd- and even-numbered
inputs are carried out by a single structure, rather than
10 the duplicated structure illustrated in FIG. l.
To understand the method of operation and the
advantages of certain digital structures used in the
embodiment, it is helpful to understand what a "carry
word" is, and how it is generated.
In performing the two most common arithmetic
operations, addition and multiplication, digital devices
need to deal with the problem of "carry bits n . As a
simple example, note that the addition of two binarY
numbers is such that 1+1 ~ 0, with a carry of "1", which
20 must be added into the next higher order bit to produce
the correct result "10" (the binary representation of the
decimal number "2"). In other words, 01 + 01 = 00 (the
"sum" without carry) + 10 (the carry word); adding the
"sum" to the "carry word r ~ one gets the correct answer 00
25 + 10 = 10.
As a decimal example, assume that one needs to add
the numbers "436" and "825". The common procedure for
adding two numbers by hand typically proceeds as follows:
1) Un~ts: "6" plus "5" is "1", with a car~y of "1"
30 into the "tens" position --
Sum: 1, Carry-In: 0, Carry-Out: l;
2) Tens: "3" plus "2" is "5", plus the "1" carried
from the preceding step, gives "6", with no carry --
Sum: 5, Carry-In: 1, Carry-Out: 0
3) Hundreds: "4" plus "8" is "2", with a carry of
1 into the thousands, but with no carry to be added in
from the previous step;

26
Sum: 2, Carry-In: 0, Carry-out: 1
4) Thousands: "0" plus "0" is "0", plus the "1"
carried from the hundreds, gives "1".
Sum: 0, Carry-In: 1, Carry-out: o
The answer, "1261", is thus formed by adding the
carry-in sum for each position to the sum for the same
position, with the carry-in to each position being the
carry-out of the adjacent lower-order position. (Note
that this implies that the carry-in to the lowest order
10 position is always a "0".) The problem, of course, is
that one must wait to add the "4" and "8" in the hundreds
place until one knows whether there will be a carry-in
from the tens place. This illustrates a "ripple adder",
which operat~s essentially in this way. A ripple adder
15 thus achieves a "final" answer without needing extra
storage elements, but it is slower than some other
designs.
One such alternative design alternative design is
known as "carry-save", in which the sum of two numbers for
20 each position is formed by storing a partial sum or result
word (in this example, 0251) and the carry values in a
different word (here, 1010). The full answer is then
obtained by "resolving" the sum and carry words in a
following addition step. Thus, 0251 + 1010 = 1261. Note
25 that one can perform the addition for every position at
the same time, without having to wait to determine whether
a carry will have to be added in, and the carry word can
be added to the partial result at any time as long as it
is saved.
Since the resolving operations typically require the
largest proportion of the time required in each
calculation stage, speeding up these operations has a
significant effect on the overall operating speed while
requiring only a relatively small increase in the size of
35 the transform. Carry-save multipliers thus are usually
faster than those that use ripple adders in each row, but
this gain in time comes at the cost of greater comple~ity,

27 ~s~
since the carry word for each addition ln the multipller
must be elther stored or passed down to the next additlon.
Furthermore, in order to obtain the final product of a
multiplicatlon, the final partial sum and final carry word
5 will have to be resolved, normally by addition in a ripple
adder. Note, however, that only one ripple adder will be
needed, so that the time savings are normally proportional
to the size of the multiplication that must be performed.
Furthermore, note that a carry word may be treated as any
10 other number to be added in and as long as it is added in
at some time before the final multiplication answer is
needed, the actual addition can be delayed.
In this embodiment, this possibility of delaying
resolution is used to simplify the design and increase the
15 throughput of the IDCT circuitry. Also, certain bits of
preselected carry words are, optionally, deliberately
forced to predetermined values before resolution in order
to provide greater expected accuracy of the IDCT result
based on a statistical analysis of test runs of the
20 invention on standard test data sets.
FIG. 2 is a block diagram that illustrates a
preferred structure. In this preferred embodiment of the
invention, the even- and odd- numbered inputs are time-
25 multiplexed and are processed separately in the commonblock CBLK. The inputs may be processed in either order.
In FIG. 2, the notation Y[l,0], Y[5,4], Y[3,2] and
Y[7,6] is used to indicate that the odd-numbered inputs
Yl, Y3, Y5, Y7 preferably pass through the calculation
30 circuitry first, followed by the even-numbered inputs Y0,
Y2, Y4, Y6. This order is not essential to the
emdodiment; nonetheless, as is explained below, certain
downstream arithmetic operations are performed only on the
odd-numbered inputs, and by entering the odd-numbered
35 input values first, these downstream operations can be
going on at the same time that arithmetic operations
common to all inputs are performed upstream on the even-

28
numbered inputs. This reduces the time that severalarithmetic devices otherwise would remain idle.
Similarly, the notation X[0,7~, X[1,6], X[3,4],
X[2,5~ is used to indicate that the low-order outputs X0,
5 Xl, X2, X3 are output first, followed by the high-order
outputs X4, X5, X6, X7. As FIGS. l and 2 illustrate, the
inputs are preferably initially not grouped in ascending
order, although this is not necessary according to the
invention. Thus, reading from top to bottom, the even-
10 numbered inputs are Y0, Y4, Y2, and Y6 and the odd-
numbered inputs are Y1, Y5, Y3 and Y7. Arranging the
input signals in this order makes possible the simple
"butterfly" data path structure shown in ~IGS. 1 and 2 and
greatly increases the interconnection efficiency of the
15 implementation of the invention in silicon semiconductor
devices.
In FIG. 2, adders and subtractors are indicated by
circles containing either a "+" (adder), "-" (subtractor,
that is, an adder with one complementing input), or "~"
20 (resolving adder/subtractor, which is able to switch
between addition and subtraction). The left-most adders
and subtractors in the common block CBLK are preferably
carry-save adders and subtractors, meaning that their
output upon addition/subtraction of the two m-bit input
25 words is the m-bit partial result in parallel with the m-
bit or (m-l)-bit word containing the carry bits of the
addition/subtraction. In other words, the first additions
and subtractions in the common block CBLK are preferably
unresolved, meaning that the addition of the carry bits is
30 delayed until a subsequent processing stage. The
advantage of this is that such carry-save
adders/subtractors are faster than conventional resolving
adders/subtractors since they do not need to perform the
final addition of the carry-bit word to the result.
35 Resolving adders may, however, also be used in order to
reduce the bus width at the outputs of the adders.

~ jf~ 4~
29
FIG. 2 also illustrates the use of one- and two-input
latches in the preferred embodiment of the invention. In
FIG. 2, latches are illustrated as rectangles and are used
in both the pre-common block PREC and the post-common
5 block POSTC. Single-input latches are used at the inputs
of the multipliers D1, D3, D5 and D7, as well as to latch
the inputs to the resolving adders/subtractors that
generate the output signals XO to X7. As FIG. 2
illustrates, the inputs to these resolving
10 adders/subtractors are the computed g(k) and h(k) values
corresponding to the respective outputs from latches
g[O,7], g[1,6], g[3,4~ and g[2,5], and h[O,7], h[1,6],
h[3,4] and h[2,5]. As such, the resolving
adders/subtractors perform the addition or subtraction
15 indicated in expressions E16 and E17 above.
As is explained above, the even-numbered inputs YO,
Y2, Y4, and Y6 do not need to be paired before being
processed in the common block CBLK. Not only do the odd-
numbered inputs require such pairing, however, but the
20 input Y1 must also be multiplied by ~2 in order to ensure
that the proper input values are presented to the common
block CBLK. The pre-common block PREC, therefore,
includes a 2-input multiplexing ("mux") latch C10, C54,
C32 and C76 for each input value. One input to the 2-
25 input mux latch is consequently tied directly to theunprocessed input values, whereas the other input is
received from the resolving adders and, for the input Y1,
the resolving ~2- multiplier. The correct paired or
unpaired inputs can therefore be presented to the common
30 block CBLK easily by si~ple switching of the multiplexing
latches between their two inputs.
As FIG. 2 illustrates, the ~2-multiplier and the
multipliers D1, D3, D5, D7 preferably resolve their
outputs, that is, they generate results in which the carry
35 bits have been added in to generate a complete sum. This
ensures that the outputs from the multipliers have the

J~
same bus width as the un-multiplied inputs in the
corresponding parallel data paths.
The preferred embodiment of the common block also
includes one "dummy" adder and one "dummy" subtractor in
5 the forward data paths for Y[1,0] and Y[5,4~,
respectively. These devices act to combine the two inputs
(in the case of the dummy subtractor, after 2's-
complementing the one input) in such a way that they are
passed as parallel outputs. In these cases, the one input
10 is manipulated as if it contained carry bits, which are
added on in the subsequent processing stage. The
corresponding addition and subtraction is thus performed,
although it is delayed.
~his technique reduces the resources needed in the
15 upper two data paths since a full-scale adder/subtractor
need not be implemented for these devices. The
"combiners" thus act as adder and subtractors and can be
implemented either as simple conductors to the next device
(for addition), or as a row of inverters (for
20 subtraction), which requires little or no additional
circuitry.
The use of such combiners also means that the outputs
from the initial adders and subtractors in the common
block CBLK will all have the same width and will be
25 compatible with the outputs of the carry-save
adder/subtractors found in the bottom two data paths, with
which they form inputs to the subsequent resolving adders
and subtractors in the common block CBLK.
As is mentioned above, the even-numbered inputs are
30 processed separately from the odd-numbered in this
preferred embodiment of the invention. Assume that the
odd-numbered inputs are to be processed first.
Supervisory control circuitry (not shown in FIG. 2) then
applies the odd-numbered input words to the pre-common
35 block PREC, and selects the lower inputs (viewed as in
~TG. 2) of t~e multiplexing latches C10, C54, C32, C76,
which then will store the paired values pO to p3 (see

3 ~ 1 4
FIG. 1 and the deflnition of p(n) above). The latches
LhO, Lhl, Lh3, and Lh2 are then activated to latch the
values HO, H1, H3, and H2, respectively.
The supervisory control circuitry then latches and
5 then selects the upper inputs of the two-input
multiplexing latches C10, C~4, C32 and C76 in the pre-
common block PREC and applies the even-numbered input
words to these latches. Since the even-numbered inputs
are used to form the values of gO to g3, the supervisory
10 control circuitry then also opens the latches LgO to Lg3
in the post-common block POSTC, which store the g(k)
values.
Once the g(k) and h(k) values are latched, the post-
common block POSTC outputs the high-order output signals
15 X7, X6, X5 and X4 by switching the resolving adder/
subtractors to the subtraction mode. The low-order output
signals X3, X2, X1, and XO are then generated by switching
the resolving adders/subtractors to the addition mode.
Note that the output data can be presented in an arbitrary
20 order, including natural order.
The preferred multiplexed implementation illustrated
in greatly simplified, schematic form in FIG. 2, performs
the same calculations as the non-multiplexed structure
illustrated in FIG. 1. The number of adders, subtractors
25 and multipliers in the common block CBLK is, however, cut
in half and the use of dummy adder/subtractors further
reduces the complexity of the costly arithmetic circuitry.
FIG. 3 illustrates the main components and data lines
of an actual implementation of the IDCT circuit according
30 to the embodiment. The main components include the pre-
common block circuit PREC, the common block circuit CBLK,
and the post-common block POSTC. The system also includes
2 controller CNTL that either directly or indirectly
applies input, timing and control signals to the pre-
35 common block PREC and post-common block POSTC.
In the preferred embodiment of the invention, the
input and output signals (YO to Y7 and XO to X7,
-

32
respectively) are 22 bits wide. Tests have indlcated that
this is the minimum width that is possible that still
yields acceptable accuracy as measured by existing
industry standards. As is explained in greater detail
5 below, this minimum width is achieved in part by
deliberately forcing certain carry words in selected
arithmetic devices to be either a "l" or a "0". This bit
manipulation, corresponding to an adjustment of certain
data words, is carried out as the result of a statistical
10 analysis of the results of the IDCT system according to
the embodiment after using the embodiment for IDCT
transformation of known input test data. By forcing
certain bits to predetermined values, it was discovered
that the effects of rounding and truncation errors could
15 be reduced, so that the spatial output data from the IDCT
system could be made to deviate less from the known,
"correct" spatial data. The invention is equally
applicable, however, to other data word lengths since the
components used in the circuit according to the embodiment
20 all can be adapted to different bus widths using known
methods.
Although all four inputs that are processed together
could be input simultaneously to the pre-common block PREC
along 88 parallel conductors (4 x 22), pixel words are
25 typically converted one at a time from the serial
transmlssion data. According to the embodiment, input
data words are therefore preferably all conveyed serially
over a single, 22-bit input bus and each input word is
sequentially latched at the proper input point in the data
30 path. In FIG. 3, the 22-bit input data bus is labelled
T_IN[21:0].
In the Figures and in the discussion below, the
widths of multiple-bit signals are indicated in brackets
with the high-order bit to the left of a colon ":" and the
35 least significant bit (LSB) to the right of the colon.
For example, the input signal T_IN~21:0] is 22 bits wide,
with the bits being numbered from 0 to 21. A single bit

33
is identified as a single number within square brackets.
Thus, T_IN[l] indicates the next to least significant bit
of the signal T IN.
The following control signals are used to control the
5 operation of the pre-common block PREC in the preferred
embodiment of the invention:
IN_CL~, OUT_CLK: The system according to the
embodiment preferably uses a non-overlapping two-phase
clock. The signals IN_CLK and OUT_CLK are accordingly the
10 signals for the input and output clock signals,
respectively. These clock signals are used to enable
alternating columns of latches that hold the values of
input, intermediate, and output signals.
LATCH10, LATCH54, LATCH32, LATCH76: Preferably, one
15 22-bit word is input to the system at a time. On the
other hand, four input signals are processed at a time.
Each input signal must therefore be latched at its
appropriate place in the architecture before processing
with three other input words. These latch signals are
20 used to enable the respective input latches. The signal
LATCH54, for example, is first used to latch input signal
Y5 and later to latch input signal Y4, which enters the
pre-common block PREC at the same point as the input
signal Y5 (see FIG. 2) but during a subsequent processing
25 stage.
LATCH: Once the four even- or odd-numbered input
signals are latched into the pre-common ~lock PREC, they
are preferably shlfted at the same time to a subsequent
column of latches. The signal LATCH is used to enable a
30 second column of input latches that hold the ~our input
values to be operated on by the arithmetic devices in the
pre-common block PREC.
SEL_BYP, SEL_P: As FIG. 2 illustrates, the even-
numbered input signals that are latched into the latches
35 C10, C54, C32, and C76 should be those that bypass the
adders and the ~2 resolving multiplier. The odd-numbered
input signals, however, must first be paired to form the

a
34
paired lnputs p(n), and the signal Yl must be multiplied
by ~2. The control signal SEL_BYP is used to select the
ungrouped, bypass input signals (the even-numbered
inputs), ~hereas the signal SEL_P is activated in order to
5 select the paired input signals. These signals are thus
used to control gates that act as multiplexers to let the
correct signals pass to the output latches of the pre-
common block PREC.
As is explained above, not arranging the inputs in
10 strictly ascending order leads to a simplified "butterfly"
bus structure with high interconnection efficiency. As is
explained above, the odd inputs are preferably applied as
a group to the pre-common block first, followed by the
even-numbered inputs, ~ut any order may be used within
15 each odd or even group. Any order of inputs may be used,
ho~ever, suitable latch arrangements being provided to
process the odd-numbered and even-numbered inputs are
separately, or at least in separate regions of the
circuit.
The supervisory control circuitry also generates
timing and control signals for the post-common block
POSTC. These control signals are as follows:
~.N_BH, EN_GH: Considering for the moment FIG. 1,
the outputs from the common block CBLK, a~ter processing
25 of the odd-numbered inputs, are shown as HO, H1, H3 and
H2. These signals are then sent to the coefficient
multipliers, dl, d3, d7, d~, respectively, in the first
post-common block POSTC 1. The signal EN_BH is used to
enable latches that hold signals corresponding to HO to
30 H3. The signal EN_GH is used to enable latches that hold
the gO to g3 values, as well as latches that hold the hO
to h3 values after they have been multiplied in the
coefficient multipliers.
ADD, SUB: As FIG. 2 illustrates, the embodiment
35 includes a bank of resolving adders/subtractors that sum
and difference g(k) and h(k) values in order to form the
low-order and high-order outputs, respectively. The

signals ADD, SUB are used to set the resolving
adders/subtractors in the addltion and subtraction modes,
respectively.
~N_O: This signal is used to enable output latches
5 that latch the results from the resolving
adders/subtractors.
MUX OUT70, MUX_OUT61, MUX_OUT43, MUX OUT52: The
output data from the system is preferably transmitted over
a single 22-bit output bus, so that only one output value
10 (X0 to X7) is transferred at a time. These siynals are
activated sequentially to select which of the four latched
output values is to be latched into a final output latch.
These signals thus act as the control signals for a 4-to-1
multiplexer.
T_OUT[21:0]: This label indicates the 22-bit output
signal from the post-common block POSTC.
The output signals from the pre-common block PREC are
latched to form the inputs signals to the common block
CBLK. In FIG. 3, the output signals from the pre-common
20 block PREC are represented as the ~our 22-bit data words
CI10[21:0], CI54[21:0], CI32[21:0], CI76[21:0], which
become the input signals IN[0], IN~l], IN[3], INt2],
respectively, to the common block CBLK.
As FIG. 3 shows, the four 22-bit results from the
2~ common block Q LK are transferred in parallel as output
signals OUT0[21:0], OUT1[21:03, OUT3[21:0~, OUT2~21:0],
which are then latched as the input signals of the post-
common block POSTC as C070r21:0], CO61~21:0], C043r21:0],
C052[21:0].
One should note in particular that no control signals
are required for the common block CBLK. Because of the
unique structure of the IDCT system in this example, the
common block of operations can be performed as pure logic
operations, with no need for clock, timing or control
35 signals. This further reduces the complexity of the
device. One should note that certain applications
(particularly those in which there is plenty of time to

36
perform all needed arithmetic operations) the pre-common
and post-common blocks PREC, POSTC may also be arranged to
operate without clock, timing or control signal.
FIG. 4 is a block diagram of the pre-common block
5 P~EC. In this and following figures, the notation "Sl[a],
S2[b], ..., SM[Z)," where S is an arbitrary signal label
and a, b,..., z are integers within the range of the
signal's bus width, indicates that the selected bits a,
b,...,z from the signals Sl, S2,...,SM are transferred in
10 parallel over the same bus, with the most significant bits
(~SBs) being the selected bits "a" of the signal Sl, and
the least significant bits (LSBs) being the selected bits
"z" of signal SM. The selected bits do not have to be
individual bits, but rather, entire or partial multi-bit
15 words may also be transmitted along with other single bits
or complete or partial multi-bit words. In the figures,
the symbol S will be replaced by the corresponding signal
label.
For example, in FIG. 4, a ~2-multiplier is shown as
20 R2MUL. The "save" or "unresolved sum" output from this
non-resolving multiplier is indicated as the 21-bit word
M5S[20:0~. The "carry" output from the multiplier R2MUL
is shown as the 22-bit word M5C[21:0~, which is
transferred over the bus to the "b" input of a carry-save
25 resolving adder M5A. (Recall that a "0" is inserted as an
MSB to the least significant 21 bits of the save output,
however, before being applied to the "a" input of the
resolving adder M5A. This is indicated in FIG. 4 by the
notation GND,M5S[20:0]). In other words, the conductor
30 corresponding to the MSB input to the adder M5A is forced
to be a "0" by tying it to ground GND.
In order to understand why a 1l0ll is thus inserted as
the 22'nd bit of the "sum" output, observe that if the
partial sum of a multiplication is n places wide, the
35 carry word will normally also have n places. In adding
the carry word to the partial sum, however, the carry word
is shifted one place to the left relative to the partial

37 i~51~
sum. The carry word therefore extends to n+1 places, with
a valid data bit in the n+l'th position and a "0~' in the
least significant position (since there is nothing before
this position to produce a carry bit into the units
5 position). If these two words are used as inputs to a
resolving binary adder, care must be taken to ensure that
the bits (digits) of the carry word are properly aligned
with the corresponding bits of the partial sum. This also
ensures that the decimal point (even if only implied, as
10 in integer arithmetic) is kept "aligned" in both words.
Assuming the inputs to the adder are n+l bits wide, a "O"
can then be inserted into the highest-order bit of all n-
bit positive partial sum words to provide an n+l-bit input
that is aligned with the carry word at the other input.
As is described above, the four inputs that are
processed at a time in the pre-common block PREC are
transferred over the input bus T_IN[21:0]. This input bus
is connected to the inputs of four input latches INlOL,
IN54L, IN32L, and IN76L. Each respective latch is enabled
20 only when the input clock signal IN_CLK and the
corresponding latch selection signal LATCH10, LATCH54,
LATCH32, LATCH76 are high. The four inputs can therefore
be latched into their respective input latches in four
periods of the IN_CLK signal by sequential activation of
25 the latch enabling signals LATCH10, LATCH54, LATCH32,
LATCH76. During this time, the LATCH signal should be low
(or on a different phase) to enable the input latches
INlOL, IN54L, IN32L, IN76L to stabilize and latch the four
input values.
An example of the timing of the latches is
illustrated in FIG. 7a. Once the four input signals are
latched in the preferred order, they are passed to a
second bank of latches LlOL, L54L, L3ZL, L76L. These
second latches are enabled when the signals OUT_CLK and
35 LATCH are high. This signal timing is also illustrated in
FIG. 7a.

38
Note that the system does not have to delay receipt
of all eight input words. Once all the even or odd input
words are received and latched in INlOL, IN54L, IN32L and
IN76L, they can be transferred at the next high period of
S OUT CLK to the latches LlOL, L54L, L32L and L76~. This
then frees the IN latches, which can begin to receive the
other four input signals without delay at the next rising
edge of IN CL~.
The 2-digit suffix notation [10, 54, 32, 76] used for
10 the various components illustrated in the figures
indicates that odd-numbered signals are processed first,
followed by the even-numbered signals on a subsequent pass
through the structure. As is mentioned above, this order
is not necessary.
Once the four input signals are latched in proper
order in the second latches LlOL, L54L, L32L, L76L, the
corresponding values are either passed as inputs to output
latches ClOL, C54L, C32L, and C76L on activation of the
selected bypass signal SEL BYP, or they are passed as
20 paired and multiplied inputs to the same output latches
upon activation of the "select p" signal SEL_P. In other
words, all signals are passed, both directly and
indirectly, via arithmetic devices, to the output latches
ClOL, C5~L, C32L, C76L of the pre-common block P~EC. The
25 proper values, however, are loaded into these latches by
activation of the "select bypass" signal SEL_BYP (for the
even-numbered inputs Y0, Y2, Y4, Y6) or the "select p"
signal SEL_P (for the odd-numbered inputs Y1, Y3, Y5, and
Y7). The desir~d timing and order of these and other
30 control signals is easily accomplished in a known manner
by proper configuration and/or [micro-~ progra~ming of the
controller CNTL.
The uppermost input value at the output of latch LlOL
is passed first to the ~2-multiplier R2MUL and then to the
35 resolving adder M5A as indicated above. The output ~rom
the resolving adder M5A is shown as M.)[21:0~, which
corresponds to the 22-bit value p0 shown in FIG. 1. The

39
22-bit signal M5t21:0] is thus the equivalent of the
resolved multiplication of the output from the latch LlOL
by ~2. The outputs from the other three latches L54L,
L32L, L76L are also transferred to corresponding output
5 latches C54L, C32L, and C76L, respectively, both directly
via 22-bit latch buses LCH54[21:0], LCH32[21:0],
LCH76[21:0] and indirectly to the output latches via
resolving adders P2A, PlA, and P3A, respectively.
Each resolving adder P2A, PlA, P3A has two inputs,
10 "a" and "b". For adder P2A, the one input is received
from the ~atch L32L, and the other input is received from
the latch L54L. For input values Y5 (latched in L54L) and
Y3 (latched in L32L), the output from the adder P2A will
therefore be equal to Y5 ~ Y3, which, as is shown above,
15 is equal to p(2). The adders thus "pair" the odd-numbered
inputs to form the paired input values p(l), p(2), and
p(3). Of course, the even-numbered input signals latched
in L54L, L32L, L76L will also pass through the resolving
adders P2A, PlA, and P3A, respectively, but the resulting
20 p "values" will not be passed to the output latches C54L,
C32L, and C76L because the "select p" signal SEL_P will
not be activated for even-numbered inputs.
The values that are latched in the output latches
ClOL, C54L, C32L, and C76L upon activation of the input
25 clock signal IN_CLK w~ll therefore be equal to either the
even-numbered inputs Y0, Y2, Y4, Y6 or the paired input
values P0, P1, P2, P3 for the odd-numbered inputs. One
should recall that the input Y(l) is "paired" with the
value Y(-l), which is assumed to be zero. In FIG. 4, this
30 assumption is implemented by not adding anything to the
value Yl; rather, Yl is only multiplied by ~2, as is shown
in FIGS. 1 and 2.
FIG. 5 illustrates the preferred architecture of the
common block CBLK according to the embodiment. Because of
35 the various multiplications and additions in the different
system blocks, ~t is necessary or advantageous to scale
down the input values to the common block before

p'3
performing the various calculations; this ensures a
uniform position for the decimal point (which is implied
for integer arithmetic) for corresponding inputs to the
various arithmetic devices in the system.
The input values IN0[21:0] and INl[21:0~ are
accordingly scaled down by a factor of four, which
corresponds in digital arithmetic to a right shift of two
bits. In order to preserve the sign of the number (keep
positive values positive and negative values negative) in
10 binary representation, the most significant bit (MSB) must
then be replicated in the two most significant bits of the
resulting right-shifted word; this process is known as
"sign extension". Accordingly, the input value IN0 is
downshifted by two bits with sign extension to form the
15 shifted input value indicated as IN0[21],IN0[21~,
IN0E21:2]. The input value IN1[21:0] is similarly sign-
extended two places. The input values IN3 and IN2
~corresponding, respectively, to inputs Y[3,2] and Y[7,6])
are shifted right one position with sign extension. The
20 third input is therefore shifted and extended as
IN3[21],IN3[21:1~. The input IN2 is similarly shifted and
extended to form IN2~21],IN2[21:1]. These one-position
shifts correspond to truncated division by a factor of
two.
25As ~IG. 2 shows, the inputs IN3, IN2 are those which
must be multiplied by the scaled coefficients cls and c3s.
Each input IN3 and IN2 must be multiplied by each of the
scaled coefficients. As FIG. 5 illustrates, this is
implemented by the four constant-coefficient carry-save
30 multipliers MULClS, MULNClS, MULC3S3, and MULC3S2. One
should note that the bottom multiplier for IN2 is an
inverting multiplier MULNCIS, that is, its output
corresponds to the negative of the value of the input
multiplied by the constant ClS. The value latched in C76
35 is thus subtracted from the value latched in C32 (after
multiplication ~y C3S). By providing the inverting
multiplier MULNClS, this subtraction is implemented by

41
adding the negative of the corresponding value, which is
equivalent to forming a difference. This allows the use
of identical circuitry for the subsequent adders, but a
non-inverting multiplier may be used with a following
5 subtractor.
In the illustrated embodiment, four cosine
coefficient multipliers MULClS, MULNClS, MULC3S3, and
MULC3S2 are included. If arrangements are made for
signals to pass separately through multipliers, however,
10 the necessary multiplications could be implemented using
only two multipliers, one for the cls coefficient and one
for the c3s coefficient.
The multipliers MULClS, MULNClS, MULC3S3, and MULC3S2
are preferably of the carry-save type, which means that
15 they produce two output words, one corresponding to the
result of the various rows of additions performed within
a hardware multiplier, and another corresponding to the
carry bits generated. The outputs from the multipliers
are then connected as inputs to either of two 4-input
20 resolving adders BT2, BT3.
For ease of illustration only, five of the output
buses from the multipliers are not drawn connected to the
corresponding input buses of the adders. These
connections are to be understood, and are illustrated by
25 each respective output and input having the same label.
Thus, the save output MlS[20:0] o~ the multiplier MULClS
is connected to the lower 21 bits of the "save-a" input
"sa" of the adder BT3.
In FIG. 5, five of the inputs to the adders BT2 and
30 BT3 are shown as being "split". ~or example, the "ca"
input of the adder BT2 is shown as having IN3[21] over
M3C[20:0]. This is to be interpreted to mean that, of the
22-bit input word, IN3[21] is input as the MSB, with the
21 bits of M3C[20:0] being input as the least significant
35 21 bits. Similarly, the "sa" (the "save-a" input) of the
same adder is shown as being GND,GND over M3S[19:0]. This
means that two zeros are appended as the two most

42
significant bits of this input word. Such appended bits
ensure that the proper 2~-bi~ widc i~pu. words are formed
wi~h the proper sign.
l~h~ c~rry-sav~ adders BT2 and BT3 2dd the carry and
5 save ~ords of two di.fer~nt 22-bit inputs to form a 22-bit
o~tput save word T35[21:0~ and a 21-bi~ output carry word
T3C~ . The input to each adder is thus ~8 bits ~ide
and t~e out~ut from e~ch adder ic ~3 bîts wide. As ~IG.
2 indicates, the output from the ~atch C10 is combined
10 with the output from the latch C54 in the upper-most data
path ~e~ore addition with the output from the carry-save
~dde~ BT3. The "combination" is no~, however, nece~ary
until ~eaching the following adder i~ the upper data path.
Consequently, as FIG. 5 shows, the shifted and sign-
'5 ~te~ded input value .IN0 is co~n~cted ~o t~e upper carryinput.
T~e upper carry input of adder CS0 is connected to
the shifted and sign-e~tended inpu~ value I~0, and the
~hifted and sign-~tended in~ut I~l is connected as the
20 upper save input OL the same ~dder. In o-he~ words, INo
and ~i a~e added l~ter in th~ adder cS0.
The designation "du~my" add~r/su~ac~or used in ~IG.
2 there~e in~icates which operatio~ ~ust ~e performed,
al~hough it àoes not necessarily have to be pe~o~med at
25 the point indicated in ~IG. 2. ~imilarly, the lower du~my
subtractor shown in F~G. 2 requires that the output Irom
latch C54 be subtrac~ed from the output from l~tch C10.
This is ~he sa~e ~s adding the output from C10 to t~e
co~plemen~ of the output of C5~.
~eferring once again to ~G. 5, the co~ple~en~ of the
input I~l (corr~sponding to the outpu~ of latch C54 in
) is perfor~ed ~y a 22~ input inverter 1NlI~21:0~
(which ~enerates the lo~ica~ inverse o~ each bit o~ its
inpu~, bi~-for-bit). The comple~,e~t o, INl va'ue --
35 ~ 21:0~ -- is passed to the up~er "s2ve" inpu~ of the
adde- CS1, with the correspo~ding upper "carry" inpu'
being the shi~ted and sign-~xte~d I~. The. u~per

43
portion of the adder CSl therefore performs the
subtraction corresponding to IN0 minus IN1.
In the lower two data paths shown in FIG. 2,
resolving subtractors are used instead of the resolving
5 adders shown in the upper two data paths at the output of
the common block CBLK. Each resolving adder or subtractor
is equivalent to a carry-save adder or subtractor followed
by a resolving adder. This is shown in FIG. 5.
Subtractors CS2 and CS3 have as their inputs the processed
10 values of IN0 to IN3 according to the connection structure
shown in FIG. 2.
The 22-bit carry and save outputs from each of the
adders/subtractors CS0-CS3 are resolved in the resolving
adders RES0-RES3. Resolution of carry and save outputs is
15 well understood in the art of digital design and is
therefore not described in greater detail here. As FIG.
illustrates, the save outputs from the carry-save
adders/subtractors CS0-CS3 are passed directly as 22-bit
inputs to the "a"-input of the corresponding resolving
20 adders RES0-RES3.
As is well ~nown, the 2's-complement of a binary
number is formed by inverting each of its bits (changing
all "l's" to "O's" and vice versa) and then adding "1".
Note that the "1" can be added immediately after the bit
25 inversion, or later. The LSB of a carry word will always
be a "0", which is implemented in the illustrated
embodiment by tying the LSB of the carry words OOC and OlC
to ground GND as they are input to the resolving adders
RES0 and RES1, respectively. The addition of "1" to the
30 carry outputs of the subtractors CS2 and CS3 to form 2's-
complemented values, however, is implemented by tying the
LSB of these data words 02C and 03C to the supply voltage
VDD, thus "replacing" the "0" LSB of the carry word by a
"1", which is equivalent to addition by "1".
For the reasons given above, a "0" is appended as the
LSB to the 21-bit carry words from the carry-save adders
CS0 and CS1 (by tying the LSB to ground GND) and the LSB

'~ & ~
,...
44
of the carry words from the carry-save subtractors CS2 and
CS3 ls set e~ual to "one" by tylng the corresponding data
line to the supply voltage VDD. The resolvlng adders
RESO-R~S3 therefore resolve the outputs from the adders/
5 subtractors CSO-CS3 to form the 22-bit output signals
OUTO[21:0] - OUT3~21:0].
Two advantages of the IDCT circuitry according to the
embodiment can be seen in FIG. 5. First, no control or
timing signals are required for the common block CBLK;
10 rather, the input signals to the common block are already
processed in such a way that they can be applied
immediately to the pure-logic arithmetic devices in the
common block. Second, by proper scaling of the data
words, integer arithmetic can be used throughout (or, at
lS least, decimal point for all values will be fixed). This
avoids the complexity and slowness of floating-point
devices, with no unacceptable sacrifice of precision.
Yet another advantage of the embodiment is that, by
ordering the inputs as shown, and by using the balanced
20 decimated method according to the embodiment, similar
design structures can be used at several points in the
silicon implementation. For example, in FIG. 5, the
constant coefficient multipliers MULClS, MULC3S3, MULC3S2,
and MULNClS all have similar structures and receive data
25 at the same point in the data path, so that all four
multipliers can be working at the same time. This
eliminates "bottlenecks" a~d the semiconductor
implementation is then a~le to take full advantage of the
duplicative, parallel structure. The carry-save adders
30 BT2 and BT3 similarly will be able to work simultaneously,
as will the following carry-save adders and subtractors.
This symmetry of design and efficient simultaneous
utilization of several devices is common throughout the
structure according to the embodiment.
3~ Fig. 6 shows the preferred arrangement of the
post-common block POSTC. As FIG. 2 shows, the primary
functions of the post-common POSTC are to form the hO to

h3 values by multiplying the outputs of the common block
by the coefficients dl, d3, d5, and d7; to add the g(k)
and h(k) values to form the low-order outputs; and to
subtract the h(k) values from the corresponding g(k)
5 values to form the high-order outputs. Referring now to
both FIG. 2 and FIG. 6, the post-common block POSTC
latches the corresponding outputs from the common blcck
CBLK into latches BHOL, BHlL, BH3L, and BH2L when the BH
latches are enabled, the control circuitry sets the EN_BH
10 signal high, and the output clock signal OUTC CLK signal
goes high. The g(k), gO to g3 values are latched into
corresponding latches GOL, GlL, G3L and G2L when the
control circuitry enables these latches via the signal
EN_GH and the input clock signal IN_CLK goes high.
1~ The processed odd-numbered inputs, that is, the
values hO to h3, are latched into latches HOL, HlL, H3L
and H2L when the EN_GH and I~_CLK signals are high, via
the constant coefficient multipliers DlMUL, D3MUL, D5MUL
and D7MUL. These multipliers multiply, respectively, by
20 dl, d3, d5 and d7. In the preferred embodiment, these
constant-coefficient m~ltipliers are preferably carry-save
multipliers in order to simplify the design and to
increase calculation speed. As FIG. 6 illustrates, the
"carry" (~Ic~) outputs from the constant coefficient
25 multipliers are connected, with certain changes described
below, to the a inputs of resolving adders HOA, HlA, H3A
and H2A. The "save" (~Is~) outputs from the coefficient
multipliers are similarly, with certain forced changes
described below, connected to other input of the
30 corresponding resolving adder.
As FIG. 6 illustrates, the LSB of the HO signal is
preferably forced to be a '11'l by tying the corresponding
line to the supply voltage VDD. The MSB of the
corresponding "save" output for HO is set to O (tied to
35 ground GND), and the second bit (corresponding to HOS[1))
is set to 1l1". The data words from the carry and save
outputs of the constant-coefficient multiplier D3MUL are

46
similarly manipulated and lnput to the resolving adder
HlA. The advantage of these manipulations is described
below.
All 22-bits of the carry output from the coefficlent
5 multipliers D7MUL and D5MUL are connected directly to the
"a" input of corresponding resolving adders H3A and H2A.
The MSB of each multiplier's "save" output, however, is
forced to be a "0" by tying the corresponding data line to
ground GND.
The IDCT system described was tested against the
CCITT specification described above. Because of the
scaling and other well-known properties of digital adders
and multipliers, some precision is typically lost during
the various processing stages of the device. The
15 inventors discovered through a statistical analysis of the
10,000-sample test run that forcing the various bits
described abové to either "0" or "1" reduced the expec~ed
error of the digital transformation. As a result of the
bit manipulation of the data words, the embodiment
20 achieved acceptable accuracy under the CCITT standard
using only 22-bit wide data words, whereas 24 bits would
normally be required to produce equivalent accuracy.
Because oî limited precision, and truncation and
rounding errors, there is typically some inaccuracy in
2~ every data word in an IDCT system. Of course, forcing
selected bits of a data word to be other than they would
be as a natural result of corresponding calculations ls
deliberately i~troducing "error". The inventors
discovered, however, that the error thereby systematically
30 introduced into a particular data word at a particular
point in the hardware yielded statistically better overall
results. Bit-forcing may also be applied "within" a
multiplication, for example, by selectively forcing one or
more carry bits to predetermined values.
The bit-forcing scheme need not be static, with
certain bits always forced to take specified values, but
rather a dynamic scheme may also be used. ~or example,

~U3~
47
selected bits of 8 data word may be forced to "lr or "O"
depending on whether the word (or even some other data) is
even or odd, positive or negative, above or below a
predetermined threshold, etc.
Normally, only small systematic changes will be
needed to improve overall statistical performance.
Consequently, according to this embodiment, the LSB's of
selected data words (preferably one bit and one data word
at a time, although this is not necessary) are forced to
10 be a "1" or a "O". The CCITT test is run, and the CCITT
statistics for the run are compiled. The bit is then
forced to the other of "1" or "O", and the test is rerun.
Then the LSB (or LSBs) of other data words are forced to
"1" and "O", and similar statistics are compiled. By
15 examininy the statistics for various combinations of
forced bits in various forced words, a best statistical
performance can be determined.
If this statistically based improvement is not
required, however, the outputs from the constant-
20 coefficient multipliers DlMUL, D3MUL, D5MUL, and D7MUL maybe resolved in the conventional manner in the resolving
adders HOA-H3A. The lower 21-bits of the outputs from the
resolving adders HOA-H3A are applied as the upper 21-bits
at the input of the corresponding latches HOL-H3L, with
25 the LSB of these inputs tied to ground.
The outputs from the H-latches (HOL-H3L) and the
G-latches (GOL-G3L) pairwise form the respective a- and b-
inputs to resolving adder-subtractors S70A, S61A, S43A and
S52A. As was indicated above, these devices add their
30 inputs when the ADD signal is high, and subtract the "b"
input from the "a" input when the subtraction enable
signal SUB is high. The second bits of the upper two
latch pairs HOL, GOL and HlL, GlL are manipulated by
multiplexing arrangements in a manner described below.
The outputs from the resolving adder-subtractors
S70A, S61A, S43A and S52A are latched into result latches
R70L, R61L, R43L and R52L.

48
In FIG. 6b, the input words to the adder/subtractors
S70A and S61A have the second bits of each input word
manipulated. For example, the second bit of the input
word to the "a"-input of the adder/subtractor S70A is
5 G0[21:2], G0[lM~, G0[0~. In other words, the second bit
of this signal is set to the value GOlM. The second bits
of the other inputs to the adder/subtractors S70A and S61A
are similarly manipulated. This bit manipulation is
accomplished by four 2:1-bit multiplexers H01MUX, GOlMUX,
10 HllMUX and GllMUX (shown to the right in FIG. 6b). These
~ultiplexers are controlled by the ADD and SUB signals
such that the second bit (HOlM, GOlM, HllM, and GllM) is
set to one if the respective adder/subtractor S70A, S61A
is set to add (ADD is high), and the second bit is set to
15 its actual latch output value if the SUB signal is set to
high. Setting of individual bits in this manner is an
easily implemented, high-speed operation. The preferred
embodiment includes this bit-forcing arrangement since, as
is described above, statistical analysis of a large number
20 of tests pixel words has indicated that ~ore accurate
results are thereby -obtained. It is not necessary,
however, to manipulate the second bits in this manner,
although it gives the advantage of smaller word width.
The four high- or low-order results are latched in
25 the output latches R70L R61L, R43L and R52L The results
are sequentially latched into the final output latch OUTF
under the control of the multiplexing signals MUX_OUT70,
MUX_OUT61, MUX_OUT43, MUX_OUT52. The order in which
resulting signals are output can therefore be controlled
30 simply by changing the sequence with which they are
latched into the latch OUTF. The output from the latch
OUTF is the final 22-bit resulting output signal
T_OUT[21:0~.
The relationship between the clock and control
35 signals in the post-common block POSTC is shown in FIGS.
7b and 7c.

9~Lib
49
As was discussed above, two l-dimenslonal IDCT
operations may be performed in series, with an intervening
transposition of data, in order to perform a 2-D IDCT.
The output signals from the post-common block POSTC are
5 therefore, according to thisembodiment, first stored in a
known manner column-wise (or row-wise) in a conventional
storage unit, such as a RAM memory circuit (not shown),
and are then read from the storage unit row-wise (column-
wise) to be passed as inputs to a subse~uent pre-common
10 block and are processed as described above in this block,
and in a common block CBLK and a post-common block POSTC.
Storing by row (column) and reading out by column
(row) performs the reguired operation of transposing the
15 data before the second 1-D IDCT. The output from the
second POSTC will be the desired, 2-D IDCT results and can
be scaled in a conventional manner by shifting to offset
the scallng shifts carried out in the various processing
blocks. In particular, a right shift by one position will
20 perform the division by 2 necessary to offset the two ~2
multiplications performed in the 1-D IDCT operations.
Depending on the application, this second IDCT
structure (which is preferably identical to that shown
FIG. 3) is preferably a separate semiconductor
25 implementation. This avoids the decrease in speed that
would arise if the same circuits were used for both
transforms, although separate 1-D transform
implementations are not necessary if the pixel-clock rate
is slow enough that a single implementation of the circuit
30 will be able to handle two passes in real time.
In range tests carried out on a prototype of the IDCT
arrangement described above, it was found that all
intermediate and final values were kept well within a
35 known range at each point while still meeting the CCITT
standards. secause of this, it was possible to "adjust"
selected values as described above by small amounts (for

example, by forcing certain bits of selected data words to
desired values) without any fear of overflow or underflow
in the arithmetic calculations.
The method and system according to the invention can
be varied in numerous ways. For example, the structures
used to resolve additions or multiplications may be
altered using any known technology. Thus, it is possible
to use resolving adders or subtractors where the preferred
10 embodiment uses carry-save devices with separate resolving
adders. Also, the preferred embodiment of the invention
uses down-scaling at various points to ensure that all
values remain within their acceptable ranges.
Down-scaling is not necessary, however, because other
15 precautions may be taken to avoid overflow or underflow.
In a prototype of the invention, certain bits of
various data words were manipulated on the basis of a
statistical analysis of test results of the system.
Although these manipulations reduced the re~uired word
20 width within the system, the various intermediate values
may of course be passed without bit manipulation.
Furthermore, although only data words were bit-manipulated
in the illustrated example of the invention, it is also
possible to manipulate the bits of constant coefficients
25 as well and evaluate the results under the CCITT standard.
If a comparison of the results showed that it would be
advantageous to force a particular bit to a given value,
in some cases, one might then be able to increase the
number of "zeros" in the binary representation of these
30 coefficients in order to decrease further the silicon area
required to implement the corresponding multiplier. Once
again, bit manipulation is not necessary.

Dessin représentatif
Une figure unique qui représente un dessin illustrant l'invention.
États administratifs

2024-08-01 : Dans le cadre de la transition vers les Brevets de nouvelle génération (BNG), la base de données sur les brevets canadiens (BDBC) contient désormais un Historique d'événement plus détaillé, qui reproduit le Journal des événements de notre nouvelle solution interne.

Veuillez noter que les événements débutant par « Inactive : » se réfèrent à des événements qui ne sont plus utilisés dans notre nouvelle solution interne.

Pour une meilleure compréhension de l'état de la demande ou brevet qui figure sur cette page, la rubrique Mise en garde , et les descriptions de Brevet , Historique d'événement , Taxes périodiques et Historique des paiements devraient être consultées.

Historique d'événement

Description Date
Inactive : Renversement de l'état périmé 2013-10-09
Le délai pour l'annulation est expiré 2013-06-26
Lettre envoyée 2012-06-26
Lettre envoyée 2010-08-12
Accordé par délivrance 1998-12-08
Inactive : Taxe finale reçue 1998-06-23
Préoctroi 1998-06-23
Un avis d'acceptation est envoyé 1998-05-15
Un avis d'acceptation est envoyé 1998-05-15
month 1998-05-15
Lettre envoyée 1998-05-15
Inactive : Renseign. sur l'état - Complets dès date d'ent. journ. 1998-05-11
Inactive : Dem. traitée sur TS dès date d'ent. journal 1998-05-11
Inactive : CIB enlevée 1998-04-08
Inactive : CIB en 1re position 1998-04-08
Inactive : CIB attribuée 1998-04-08
Inactive : Approuvée aux fins d'acceptation (AFA) 1998-04-08
Inactive : CIB enlevée 1998-04-08
Demande publiée (accessible au public) 1993-12-27
Exigences pour une requête d'examen - jugée conforme 1993-06-25
Toutes les exigences pour l'examen - jugée conforme 1993-06-25

Historique d'abandonnement

Il n'y a pas d'historique d'abandonnement

Taxes périodiques

Le dernier paiement a été reçu le 1998-06-10

Avis : Si le paiement en totalité n'a pas été reçu au plus tard à la date indiquée, une taxe supplémentaire peut être imposée, soit une des taxes suivantes :

  • taxe de rétablissement ;
  • taxe pour paiement en souffrance ; ou
  • taxe additionnelle pour le renversement d'une péremption réputée.

Les taxes sur les brevets sont ajustées au 1er janvier de chaque année. Les montants ci-dessus sont les montants actuels s'ils sont reçus au plus tard le 31 décembre de l'année en cours.
Veuillez vous référer à la page web des taxes sur les brevets de l'OPIC pour voir tous les montants actuels des taxes.

Titulaires au dossier

Les titulaires actuels et antérieures au dossier sont affichés en ordre alphabétique.

Titulaires actuels au dossier
COASES INVESTMENTS BROS. L.L.C.
Titulaires antérieures au dossier
KEVIN DOUGLAS DEWAR
MARK ANTHONY JONES
MARTIN WILLIAM SOTHERAN
Les propriétaires antérieurs qui ne figurent pas dans la liste des « Propriétaires au dossier » apparaîtront dans d'autres documents au dossier.
Documents

Pour visionner les fichiers sélectionnés, entrer le code reCAPTCHA :



Pour visualiser une image, cliquer sur un lien dans la colonne description du document (Temporairement non-disponible). Pour télécharger l'image (les images), cliquer l'une ou plusieurs cases à cocher dans la première colonne et ensuite cliquer sur le bouton "Télécharger sélection en format PDF (archive Zip)" ou le bouton "Télécharger sélection (en un fichier PDF fusionné)".

Liste des documents de brevet publiés et non publiés sur la BDBC .

Si vous avez des difficultés à accéder au contenu, veuillez communiquer avec le Centre de services à la clientèle au 1-866-997-1936, ou envoyer un courriel au Centre de service à la clientèle de l'OPIC.


Description du
Document 
Date
(yyyy-mm-dd) 
Nombre de pages   Taille de l'image (Ko) 
Description 1994-03-25 50 1 966
Description 1998-03-18 54 2 602
Dessins 1994-03-25 14 317
Revendications 1998-03-18 11 411
Page couverture 1998-12-03 2 112
Abrégé 1994-03-25 1 35
Page couverture 1994-03-25 1 16
Revendications 1994-03-25 15 536
Dessin représentatif 1998-12-03 1 16
Avis du commissaire - Demande jugée acceptable 1998-05-14 1 164
Courtoisie - Certificat d'enregistrement (document(s) connexe(s)) 2010-08-11 1 103
Avis concernant la taxe de maintien 2012-08-06 1 170
Correspondance 1998-06-22 1 33
Taxes 1996-05-26 1 82
Taxes 1995-05-25 1 76
Correspondance de la poursuite 1998-02-11 1 24
Demande de l'examinateur 1997-08-14 2 62
Correspondance reliée au PCT 1995-06-24 1 26
Correspondance reliée au PCT 1993-11-21 1 30
Correspondance reliée au PCT 1994-06-27 2 77
Courtoisie - Lettre du bureau 1994-08-02 1 62
Courtoisie - Lettre du bureau 1994-08-02 1 64
Correspondance de la poursuite 1997-11-25 13 446
Correspondance de la poursuite 1996-09-12 1 27