Note : Les revendications sont présentées dans la langue officielle dans laquelle elles ont été soumises.
- 14-
THE EMBODIMENTS OF THE INVENTION IN WHICH AN EXCLUSIVE PROPERTY
OR PRIVILEGE IS CLAIMED ARE DEFINED AS FOLLOWS:
1. An apparatus for a signal-triggered digital circuit of a memory system
device, said
apparatus comprising:
a memory controller signal source for generating a digital control signal;
an input receiver located within said memory device, said input receiver
receiving
said digital signal for said digital circuit and being responsive to
triggering induced by
said digital signal;
a conducting interface;
a conducting signal path, said conducting signal path being electrically
connected
to said conducting interface at a corner thereof, said conducting interface
being
electrically connected to said input receiver, said signal path carrying said
digital signal
thereover, said conducting signal path having a length which is at least 1/6th
of a
transition electrical length of said digital signal carried thereover, said
transition electrical
length constituting a transient time of said digital signal multiplied by a
propagation
speed of said digital signal over said conducting signal path, said transient
time of the
said digital signal being selected from a group comprising a rise time thereof
and a fall
time thereof; and
wherein said conducting interface is substantially rectangular in planar view
and
said conducting signal path connected thereto as aforesaid has a longitudinal
centerline
axis which forms an angle in a range of 110 to 160 degrees with respect to a
side of said
conducting interface to which said conducting signal path is connected to
thereby
produce a reduced reflection of said digital signal at said connection between
said
conducting interface and said conducting signal path when compared to a
connection
wherein said angle has a value of 90 degrees.
2. An apparatus according to claim 1, wherein said conducting signal path has
a length
which is at least said transition electrical length of said digital signal
carried thereover.
3. An apparatus according to claim 1, wherein said angle in a range of 110 to
160 degrees is
-15-
an angle of 135 degrees.
4. An apparatus according to claim 3, further comprising a circuit substrate,
wherein said
conducting interface and said conducting signal path are located on said
circuit substrate.
5. An apparatus according to claim 4, wherein said circuit substrate comprises
a printed
circuit board and wherein said conducting interface is a pad and said
conducting signal path is a
trace.
6. An apparatus according to claim 5, wherein said pad is substantially square
in planar
view.
7. An apparatus according to claim 5, wherein said trace has a width which is
1/5th of a
width of said pad to which said trace is connected.
8. An apparatus according to claim 5, wherein when said input receiver is
mounted to said
pad, said trace has a thickness which is in a range of 1/5th to 1/6th of a
thickness of said pad to
which said trace is connected.
9. An apparatus according to claim 5, wherein when said input receiver is
mounted to said
pad, said pad has a width of 22 mils and a thickness in a range of 6 mils to 7
mils, and wherein
said trace has a width of 4 mils and a thickness of 1.2 mils.
10. An apparatus according to claim 4, wherein said circuit substrate further
comprises a slot
and wherein said memory system further comprises a memory module on which said
memory
device is located, said memory module being a dual in-line memory module
(DIMM) comprising
an edge connector, said DIMM being connected to said memory controller by said
edge
connector connecting to said slot.
11. A circuit substrate for a signal-triggered memory device digital circuit,
said circuit
substrate comprising:
-16-
a conducting interface, substantially rectangular in planar view, for
electrical
connection to an input receiver of the memory device, said input receiver
receiving a
digital control signal over said digital circuit and being responsive to
triggering induced
by said digital control signal;
a conducting signal path having a width which is 1/5th of a width of said
conducting interface, said conducting signal path being connected to said
conducting
interface, said signal path carrying said digital control signal thereover,
said conducting
signal path having a thickness which is in the range of 1/5th to 1/6th of a
thickness of the
conducting interface to which said conducting signal path is connected; and
wherein said conducting path connected to said conducting interface has a
longitudinal centerline axis which forms an angle in a range of 110 to 160
degrees with
respect to a side of the conducting interface to which said path is connected
to thereby
produce a reduced reflection of said digital control signal at said connection
between said
conducting interface and said conducting path when compared to a connection
wherein
said angle has a value of 90 degrees.
12. A circuit substrate according to claim 11, wherein said conducting
interface is
substantially square in planar view.
13. A circuit substrate according to claim 11, wherein when said input
receiver is mounted to
said conducting interface, said conducting interface has a width of 22 mils
and a thickness in a
range of 6 mils to 7 mils, and wherein said conducting signal path has a width
of 4 mils and a
thickness of 1.2 mils.
14. A circuit substrate according to claim 11, wherein said conducting signal
path is
connected to the conducting interface at a corner thereof.
15. A circuit substrate according to claim 14, wherein said conducting signal
path has a
length which is at least 1/6th of a transition electrical length of said
digital signal carried
thereover, said transition electrical length constituting a transient time of
said digital signal
multiplied by a propagation speed of said digital signal over said conducting
signal path, and
-17-
wherein said transient time of said digital signal is selected from a group
comprising a rise time
thereof and a fall time thereof.
16. A circuit substrate according to claim 15, wherein said conducting signal
path has a
length which is at least said transition electrical length of said digital
signal carried thereover.
17. A circuit substrate according to claim 14, wherein said angle in a range
of 110 to 160
degrees is an angle of 135 degrees.
18. A circuit substrate according to claim 17, wherein said circuit substrate
comprises a
printed circuit board, said conducting interface is a pad and said conducting
signal path is a trace.
19. A circuit substrate according to claim 18, said circuit substrate further
comprising a
signal source for generating said digital control signal.
20. A circuit substrate according to claim 19, wherein said circuit substrate
further comprises
a slot and wherein said memory device further comprises a memory module on
which said
memory device is located, said memory module being a dual in-line memory
module (DIMM)
comprising an edge connector, said DIMM being connected to said memory
controller by said
edge connector connecting to said slot.
21. An apparatus for a signal-triggered digital circuit, said apparatus
comprising:
a signal source for generating a digital signal;
an input receiver, said input receiver receiving said digital signal for said
digital circuit
and being responsive to triggering induced by said digital signal;
a conducting interface;
a conducting signal path, said conducting signal path being electrically
connected to said
conducting interface at a corner thereof, said conducting interface being
electrically connected to
said input receiver, said signal path carrying said digital signal thereover,
said conducting signal
path having a length which is at least 1/6th of a transition electrical length
of said digital signal
carried thereover, said transition electrical length constituting a transient
time of said digital
-18-
signal multiplied by a propagation speed of said digital signal over said
conducting signal path,
said transient time of the said digital signal being selected from a group
comprising a rise time
thereof and a fall time thereof, and
wherein said conducting interface is substantially rectangular in planar view
and said
conducting signal path connected thereto as aforesaid has a longitudinal
centerline axis which
forms an angle in a range of 110 to 160 degrees with respect to a side of said
conducting
interface to which said conducting signal path is connected to thereby produce
a reduced
reflection of said digital signal at said connection between said conducting
interface and said
conducting signal path when compared to a connection wherein said angle has a
value of 90
degrees.
22. An apparatus according to claim 21, wherein said conducting signal path
has a length
which is at least said transition electrical length of said digital signal
carried thereover.
23. An apparatus according to claim 21, wherein said angle in a range of I 10
to 160 degrees
is an angle of 135 degrees.
24. An apparatus according to claim 23, further comprising a circuit
substrate, wherein said
input receiver and said conducting interface are located on said circuit
substrate.
25. An apparatus according to claim 24, wherein said circuit substrate
comprises a printed
circuit board and wherein said conducting interface is a pad and said
conducting signal path is a
trace.
26. An apparatus according to claim 25, wherein said pad is substantially
square in planar
view.
27. An apparatus according to claim 25, wherein said trace has a width which
is 1/5th of a
width of said pad to which said trace is connected.
28. An apparatus according to claim 25, wherein when said input receiver is
mounted to said
-19-
pad, said trace has a thickness which is in a range of 1/5th to 1/6th of a
thickness of said pad to
which said trace is connected.
29. An apparatus according to claim 25, wherein when said input receiver is
mounted to said
pad, said pad has a width of 22 mils and a thickness in a range of 6 mils to 7
mils, and wherein
said trace has a width of 4 mils and a thickness of 1.2 mils.
30. An apparatus according to claim 25, wherein the apparatus is a memory
system which
further comprises a memory device, wherein said signal source is a memory
controller which
generates digital signals in the form of control signals carried by said
trace, and wherein said
input receiver is located within said memory device.
31. An apparatus according to claim 30, wherein said circuit substrate further
comprises a
slot and wherein said memory system further comprises a memory module on which
said
memory device is located, said memory module being a dual in-line memory
module (DIMM)
comprising an edge connector, said DIMM being connected to said memory
controller by said
edge connector connecting to said slot.
32. A circuit substrate for a signal-triggered digital circuit, said circuit
substrate comprising:
a conducting interface, substantially rectangular in planar view, for
electrical connection
to an input receiver, said input receiver receiving a digital signal over said
digital circuit and
being responsive to triggering induced by said digital signal;
a conducting signal path having a width which is 1/5th of a width of said
conducting
interface, said conducting signal path being connected to said conducting
interface at a corner
thereof, said signal path carrying said digital signal thereover, said
conducting signal path has a
length which is at least 1/6th of a transition electrical length of said
digital signal carried
thereover, said transition electrical length constituting a transient time of
said digital signal
multiplied by a propagation speed of said digital signal over said conducting
signal path, and
wherein said transient time of said digital signal is selected from a group
comprising a rise time
thereof and a fall time thereof, and
-20-
wherein said conducting path connected to said conducting interface has a
longitudinal
centerline axis which forms an angle in a range of 110 to 160 degrees with
respect to a side of
the conducting interface to which said path is connected to thereby produce a
reduced reflection
of said digital signal at said connection between said conducting interface
and said conducting
path when compared to a connection wherein said angle has a value of 90
degrees.
33. A circuit substrate according to claim 32, wherein said conducting
interface is
substantially square in planar view.
34. A circuit substrate according to claim 32, wherein said conducting signal
path has a
thickness which is in a range of 1/5th to 1/6th of a thickness of the
conducting interface to which
said conducting signal path is connected.
35. A circuit substrate according to claim 32, wherein when said input
receiver is mounted to
said conducting interface, said conducting interface has a width of 22 mils
and a thickness in a
range of 6 mils to 7 mils, and wherein said conducting signal path has a width
of 4 mils and a
thickness of 1.2 mils.
36. A circuit substrate according to claim 32, wherein said conducting signal
path has a
length which is at least said transition electrical length of said digital
signal carried thereover.
37. A circuit substrate according to claim 36, wherein said angle in a range
of 110 to 160
degrees is an angle of 135 degrees.
38. A circuit substrate according to claim 37, wherein said circuit substrate
comprises a
printed circuit board, said conducting interface is a pad and said conducting
signal path is a trace.
39. A circuit substrate according to claim 38, said circuit substrate further
comprising an
input receiver and a signal source for generating said digital signal.
40. A circuit substrate according to claim 39, said circuit substrate further
comprising a
-21-
memory device, wherein said signal source is a memory controller which
generates digital
signals in the form of control signals carried by said trace, and wherein said
input receiver is
located within said memory device.
41. A circuit substrate according to claim 40, wherein said circuit substrate
further comprises
a slot and wherein said memory system further comprises a memory module on
which said
memory device is located, said memory module being a dual in-line memory
module (DIMM)
comprising an edge connector, said DIMM being connected to said memory
controller by said
edge connector connecting to said slot.